欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28335ZHHA 参数 Datasheet PDF下载

TMS320F28335ZHHA图片预览
型号: TMS320F28335ZHHA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置PC时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28335ZHHA的Datasheet PDF文件第46页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第47页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第48页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第49页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第51页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第52页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第53页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第54页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
SPRS439IJUNE 2007REVISED MARCH 2011  
www.ti.com  
3.3 Register Map  
The devices contain four peripheral register spaces. The spaces are categorized as follows:  
Peripheral Frame 0: These are peripherals that are mapped directly to the CPU memory bus.  
See Table 3-8.  
Peripheral Frame 1 These are peripherals that are mapped to the 32-bit peripheral bus.  
See Table 3-9.  
Peripheral Frame 2: These are peripherals that are mapped to the 16-bit peripheral bus.  
See Table 3-10.  
Peripheral Frame 3: These are peripherals that are mapped to the 32-bit DMA-accessible  
peripheral bus. See Table 3-11.  
Table 3-8. Peripheral Frame 0 Registers(1)  
NAME  
Device Emulation Registers  
FLASH Registers(3)  
ADDRESS RANGE  
0x00 0880 – 0x00 09FF  
0x00 0A80 – 0x00 0ADF  
0x00 0AE0 – 0x00 0AEF  
0x00 0B00 – 0x00 0B0F  
SIZE (x16)  
ACCESS TYPE(2)  
EALLOW protected  
384  
96  
EALLOW protected  
EALLOW protected  
Not EALLOW protected  
Code Security Module Registers  
16  
ADC registers (dual-mapped)  
16  
0 wait (DMA), 1 wait (CPU), read only  
XINTF Registers  
CPU–TIMER0/1/2 Registers  
PIE Registers  
0x00 0B20 – 0x00 0B3F  
0x00 0C00 – 0x00 0C3F  
0x00 0CE0 – 0x00 0CFF  
0x00 0D00 – 0x00 0DFF  
0x00 1000 – 0x00 11FF  
32  
64  
EALLOW protected  
Not EALLOW protected  
Not EALLOW protected  
EALLOW protected  
EALLOW protected  
32  
PIE Vector Table  
DMA Registers  
256  
512  
(1) Registers in Frame 0 support 16-bit and 32-bit accesses.  
(2) If registers are EALLOW protected, then writes cannot be performed until the EALLOW instruction is executed. The EDIS instruction  
disables writes to prevent stray code or pointers from corrupting register contents.  
(3) The Flash Registers are also protected by the Code Security Module (CSM).  
Table 3-9. Peripheral Frame 1 Registers  
NAME  
ADDRESS RANGE  
0x00 6000 – 0x00 61FF  
0x00 6200 – 0x00 63FF  
0x00 6800 – 0x00 683F  
0x00 6840 – 0x00 687F  
0x00 6880 – 0x00 68BF  
0x00 68C0 – 0x00 68FF  
0x00 6900 – 0x00 693F  
0x00 6940 – 0x00 697F  
0x00 6A00 – 0x00 6A1F  
0x00 6A20 – 0x00 6A3F  
0x00 6A40 – 0x00 6A5F  
0x00 6A60 – 0x00 6A7F  
0x00 6A80 – 0x00 6A9F  
0x00 6AA0 – 0x00 6ABF  
0x00 6B00 – 0x00 6B3F  
0x00 6B40 – 0x00 6B7F  
0x00 6F80 – 0x00 6FFF  
SIZE (x16)  
512  
512  
64  
eCAN-A Registers  
eCAN-B Registers  
ePWM1 + HRPWM1 registers  
ePWM2 + HRPWM2 registers  
ePWM3 + HRPWM3 registers  
ePWM4 + HRPWM4 registers  
ePWM5 + HRPWM5 registers  
ePWM6 + HRPWM6 registers  
eCAP1 registers  
64  
64  
64  
64  
64  
32  
eCAP2 registers  
32  
eCAP3 registers  
32  
eCAP4 registers  
32  
eCAP5 registers  
32  
eCAP6 registers  
32  
eQEP1 registers  
64  
eQEP2 registers  
64  
GPIO registers  
128  
50  
Functional Overview  
Copyright © 2007–2011, Texas Instruments Incorporated  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232  
 
 
 复制成功!