欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5407 参数 Datasheet PDF下载

TMS320VC5407图片预览
型号: TMS320VC5407
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [Fixed-Point Digital Signal Processors]
分类和应用: 数字信号处理器
文件页数/大小: 110 页 / 1351 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5407的Datasheet PDF文件第36页浏览型号TMS320VC5407的Datasheet PDF文件第37页浏览型号TMS320VC5407的Datasheet PDF文件第38页浏览型号TMS320VC5407的Datasheet PDF文件第39页浏览型号TMS320VC5407的Datasheet PDF文件第41页浏览型号TMS320VC5407的Datasheet PDF文件第42页浏览型号TMS320VC5407的Datasheet PDF文件第43页浏览型号TMS320VC5407的Datasheet PDF文件第44页  
Functional Overview  
3.11 Enhanced External Parallel Interface (XIO2)  
The 5407/5404 external interface has been redesigned to include several improvements, including:  
simplification of the bus sequence, more immunity to bus contention when transitioning between read and  
write operations, the ability for external memory access to the DMA controller, and optimization of the  
power-down modes.  
The bus sequence on the 5407/5404 still maintains all of the same interface signals as on previous 54x  
devices, but the signal sequence has been simplified. Most external accesses now require 3 cycles composed  
of a leading cycle, an active (read or write) cycle, and a trailing cycle. The leading and trailing cycles provide  
additional immunity against bus contention when switching between read operations and write operations. To  
maintain high-speed read access, a consecutive read mode that performs single-cycle reads as on previous  
54x devices is available.  
Figure 315 shows the bus sequence for three cases: all I/O reads, memory reads in nonconsecutive mode,  
or single memory reads in consecutive mode. The accesses shown in Figure 315 always require 3 CLKOUT  
cycles to complete.  
CLKOUT  
A[22:0]  
D[15:0]  
R/W  
READ  
MSTRB or IOSTRB  
PS/DS/IS  
Leading  
Cycle  
Read  
Cycle  
Trailing  
Cycle  
Figure 315. Nonconsecutive Memory Read and I/O Read Bus Sequence  
40  
SPRS007D  
November 2001 Revised April 2004  
 
 复制成功!