欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMP75AIDR 参数 Datasheet PDF下载

TMP75AIDR图片预览
型号: TMP75AIDR
PDF下载: 下载PDF文件 查看货源
内容描述: 数字温度传感器,具有双线接口 [Digital Temperature Sensor with Two-Wire Interface]
分类和应用: 传感器温度传感器
文件页数/大小: 20 页 / 640 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMP75AIDR的Datasheet PDF文件第3页浏览型号TMP75AIDR的Datasheet PDF文件第4页浏览型号TMP75AIDR的Datasheet PDF文件第5页浏览型号TMP75AIDR的Datasheet PDF文件第6页浏览型号TMP75AIDR的Datasheet PDF文件第8页浏览型号TMP75AIDR的Datasheet PDF文件第9页浏览型号TMP75AIDR的Datasheet PDF文件第10页浏览型号TMP75AIDR的Datasheet PDF文件第11页  
TMP175
TMP75
www.ti.com
SBOS288J − JANUARY 2004 − REVISED DECEMBER 2007
resolution or faster conversion time. Table 8 identifies the
Resolution Bits and the relationship between resolution
and conversion time.
CONVERSION TIME
(typical)
27.5ms
55ms
110ms
220ms
Both operational modes are represented in Figure 3.
Table 9 and Table 10 describe the format for the T
HIGH
and
T
LOW
registers. Note that the most significant byte is sent
first, followed by the least significant byte. Power-up reset
values for T
HIGH
and T
LOW
are:
T
HIGH
= 80°C and T
LOW
= 75°C
The format of the data for T
HIGH
and T
LOW
is the same as
for the Temperature Register.
BYTE
1
BYTE
2
D7
H11
D7
H3
D6
H10
D6
H2
D5
H9
D5
H1
D4
H8
D4
H0
D3
H7
D3
0
D2
H6
D2
0
D1
H5
D1
0
D0
H4
D0
0
R1
0
0
1
1
R0
0
1
0
1
RESOLUTION
9 Bits (0.5°C)
10 Bits (0.25°C)
11 Bits (0.125°C)
12 Bits (0.0625°C)
Table 8. Resolution of the TMP175 and TMP75
ONE-SHOT (OS)
The TMP175 and TMP75 feature a One-Shot Temperature
Measurement Mode. When the device is in Shutdown
Mode, writing a ‘1’ to the OS bit will start a single
temperature conversion. The device will return to the
shutdown state at the completion of the single conversion.
This is useful to reduce power consumption in the TMP175
and TMP75 when continuous temperature monitoring is
not required. When the configuration register is read, the
OS will always read zero.
Table 9. Bytes 1 and 2 of T
HIGH
Register
BYTE
1
BYTE
2
D7
L11
D7
L3
D6
L10
D6
L2
D5
L9
D5
L1
D4
L8
D4
L0
D3
L7
D3
0
D2
L6
D2
0
D1
L5
D1
0
D0
L4
D0
0
HIGH AND LOW LIMIT REGISTERS
In Comparator Mode (TM = 0), the ALERT pin of the
TMP175 and TMP75 becomes active when the
temperature equals or exceeds the value in T
HIGH
and
generates a consecutive number of faults according to
fault bits F1 and F0. The ALERT pin will remain active until
the temperature falls below the indicated T
LOW
value for
the same number of faults.
In Interrupt Mode (TM = 1), the ALERT pin becomes active
when the temperature equals or exceeds T
HIGH
for a
consecutive number of fault conditions. The ALERT pin
remains active until a read operation of any register
occurs, or the device successfully responds to the SMBus
Alert Response Address. The ALERT pin will also be
cleared if the device is placed in Shutdown Mode. Once
the ALERT pin is cleared, it will only become active again
by the temperature falling below T
LOW
. When the
temperature falls below T
LOW
, the ALERT pin will become
active and remain active until cleared by a read operation
of any register or a successful response to the SMBus
Alert Response Address. Once the ALERT pin is cleared,
the above cycle will repeat, with the ALERT pin becoming
active when the temperature equals or exceeds T
HIGH
.
The ALERT pin can also be cleared by resetting the device
with the General Call Reset command. This will also clear
the state of the internal registers in the device returning the
device to Comparator Mode (TM = 0).
Table 10. Bytes 1 and 2 of T
LOW
Register
All 12 bits for the Temperature, T
HIGH
, and T
LOW
registers
are used in the comparisons for the ALERT function for all
converter resolutions. The three LSBs in T
HIGH
and T
LOW
can affect the ALERT output even if the converter is
configured for 9-bit resolution.
SERIAL INTERFACE
The TMP175 and TMP75 operate only as slave devices on
the Two-Wire bus and SMBus. Connections to the bus are
made via the open-drain I/O lines SDA and SCL. The SDA
and SCL pins feature integrated spike suppression filters
and Schmitt triggers to minimize the effects of input spikes
and bus noise. The TMP175 and TMP75 both support the
transmission protocol for fast (1kHz to 400kHz) and
high-speed (1kHz to 3.4MHz) modes. All data bytes are
transmitted MSB first.
SERIAL BUS ADDRESS
To communicate with the TMP175 and TMP75, the master
must first address slave devices via a slave address byte.
The slave address byte consists of seven address bits,
and a direction bit indicating the intent of executing a read
or write operation.
7