欢迎访问ic37.com |
会员登录 免费注册
发布采购

TLC5615CP 参数 Datasheet PDF下载

TLC5615CP图片预览
型号: TLC5615CP
PDF下载: 下载PDF文件 查看货源
内容描述: 10位数字 - 模拟转换器 [10-BIT DIGITAL-TO-ANALOG CONVERTERS]
分类和应用: 转换器数模转换器光电二极管PC
文件页数/大小: 18 页 / 246 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TLC5615CP的Datasheet PDF文件第7页浏览型号TLC5615CP的Datasheet PDF文件第8页浏览型号TLC5615CP的Datasheet PDF文件第9页浏览型号TLC5615CP的Datasheet PDF文件第10页浏览型号TLC5615CP的Datasheet PDF文件第12页浏览型号TLC5615CP的Datasheet PDF文件第13页浏览型号TLC5615CP的Datasheet PDF文件第14页浏览型号TLC5615CP的Datasheet PDF文件第15页  
TLC5615C, TLC5615I  
10-BIT DIGITAL-TO-ANALOG CONVERTERS  
SLAS142C – OCTOBER 1996 – REVISED MARCH 2000  
APPLICATION INFORMATION  
buffer amplifier  
The output buffer has a rail-to-rail output with short circuit protection and can drive a 2-kload with a 100-pF  
load capacitance. Settling time is 12.5 µs typical to within 0.5 LSB of final value.  
external reference  
The reference voltage input is buffered, which makes the DAC input resistance not code dependent. Therefore,  
the REFIN input resistance is 10 Mand the REFIN input capacitance is typically 5 pF independent of input  
code. The reference voltage determines the DAC full-scale output.  
logic interface  
The logic inputs function with either TTL or CMOS logic levels. However, using rail-to-rail CMOS logic achieves  
the lowest power dissipation. The power requirement increases by approximately 2 times when using TTL logic  
levels.  
serial clock and update rate  
Figure 1 shows the TLC5615 timing. The maximum serial clock rate is:  
1
f
(SCLK)max  
t
t
w CH  
w CL  
or approximately 14 MHz. The digital update rate is limited by the chip-select period, which is:  
t
16  
t
t
t
p(CS)  
w CH  
w CL  
w CS  
and is equal to 820 ns which is a 1.21 MHz update rate. However, the DAC settling time to 10 bits of 12.5 µs  
limits the update rate to 80 kHz for full-scale input step transitions.  
11  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265