欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICL7135CNG4 参数 Datasheet PDF下载

ICL7135CNG4图片预览
型号: ICL7135CNG4
PDF下载: 下载PDF文件 查看货源
内容描述: 4 1月2号位精度的模拟数字转换器 [4 1/2-DIGIT PRECISION ANALOG-TO-DIGITAL CONVERTERS]
分类和应用: 转换器
文件页数/大小: 16 页 / 449 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号ICL7135CNG4的Datasheet PDF文件第4页浏览型号ICL7135CNG4的Datasheet PDF文件第5页浏览型号ICL7135CNG4的Datasheet PDF文件第6页浏览型号ICL7135CNG4的Datasheet PDF文件第7页浏览型号ICL7135CNG4的Datasheet PDF文件第9页浏览型号ICL7135CNG4的Datasheet PDF文件第10页浏览型号ICL7135CNG4的Datasheet PDF文件第11页浏览型号ICL7135CNG4的Datasheet PDF文件第12页  
ꢀ ꢁꢂ ꢃꢄ ꢅ ꢆ ꢁꢇ ꢈ ꢂ ꢁ ꢃꢄ ꢅ ꢆ ꢁ  
ꢉ ꢄꢊ ꢋ ꢌꢍꢀ ꢎꢀ ꢈ ꢏꢐ ꢑꢁ ꢀꢒ ꢀ ꢓꢔ  
ꢕ ꢔꢕꢂ ꢓꢎꢌ ꢈꢓꢌꢍ ꢀ ꢎ ꢀꢈꢕꢂ ꢁꢓ ꢔꢖ ꢑ ꢐꢈꢑ ꢐꢒ  
SLAS074D − DECEMBER 1986 − REVISED SEPTEMBER 2003  
BUSY Output  
The BUSY output goes high at the beginning of the signal integrate phase. BUSY remains high until the first  
clock pulse after zero crossing or at the end of the measurement cycle when an over-range condition occurs.  
It is possible to use the BUSY terminal to serially transmit the conversion result. Serial transmission can be  
accomplished by ANDing the BUSY and CLOCK signals and transmitting the ANDed output. The transmitted  
output consists of 10,001 clock pulses, which occur during the signal integrate phase, and the number of clock  
pulses that occur during the deintegrate phase. The conversion result can be obtained by subtracting 10,001  
from the total number of clock pulses.  
OVER-RANGE Output  
When an over-range condition occurs, this terminal goes high after the BUSY signal goes low at the end of the  
measurement cycle. As previously noted, the BUSY signal remains high until the end of the measurement cycle  
when an over-range condition occurs. The OVER RANGE output goes high at the end of BUSY and goes low  
at the beginning of the deintegrate phase in the next measurement cycle.  
UNDER-RANGE Output  
At the end of the BUSY signal, this terminal goes high when the conversion result is less than or equal to 9%  
(count of 1800) of the full-scale range. The UNDER-RANGE output is brought low at the beginning of the signal  
integrate phase of the next measurement cycle.  
POLARITY Output  
The POLARITY output is high for a positive input signal and updates at the beginning of each deintegrate phase.  
The polarity output is valid for all inputs including 0 and OVER RANGE signals.  
Digit-Drive (D1, D2, D4 and D5) Outputs  
Each digit-drive output (D1 through D5) sequentially goes high for 200 clock pulses. This sequential process  
is continuous unless an over-range occurs. When an over-range occurs, all of the digit-drive outputs are blanked  
from the end of the strobe sequence until the beginning of the deintegrate phase (when the sequential digit-drive  
activation begins again). The blanking activity during an over-range condition can cause the display to flash and  
indicate the over-range condition.  
BCD Outputs  
The BCD bits (B1, B2, B4 and B8) for a given digit are sequentially activated on these outputs. Simultaneously,  
the appropriate digit-drive line for the given digit is activated.  
System Aspects  
Integrating Resistor  
The value of the integrating resistor (R ) is determined by the full-scale input voltage and the output current  
INT  
of the integrating amplifier. The integrating amplifier can supply 20 µA of current with negligible nonlinearity. The  
equation for determining the value of this resistor is:  
Full Scale Voltage  
R
+
INT  
I
INT  
Integrating amplifier current, I , from 5 to 40 µA yields good results. However, the nominal and recommended  
INT  
current is 20 µA.  
8
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
 复制成功!