欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1209F-68IM/F 参数 Datasheet PDF下载

73S1209F-68IM/F图片预览
型号: 73S1209F-68IM/F
PDF下载: 下载PDF文件 查看货源
内容描述: 自包含的密码键盘,智能卡读卡器IC的UART至ISO7816 / EMV桥接IC [Self-Contained PINpad, Smart Card Reader IC UART to ISO7816 / EMV Bridge IC]
分类和应用: 电源电路电源管理电路
文件页数/大小: 123 页 / 1421 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1209F-68IM/F的Datasheet PDF文件第79页浏览型号73S1209F-68IM/F的Datasheet PDF文件第80页浏览型号73S1209F-68IM/F的Datasheet PDF文件第81页浏览型号73S1209F-68IM/F的Datasheet PDF文件第82页浏览型号73S1209F-68IM/F的Datasheet PDF文件第84页浏览型号73S1209F-68IM/F的Datasheet PDF文件第85页浏览型号73S1209F-68IM/F的Datasheet PDF文件第86页浏览型号73S1209F-68IM/F的Datasheet PDF文件第87页  
DS_1209F_004  
73S1209F Data Sheet  
VCC Stable Timer Register (VccTmr): 0xFE04 Å 0x0F  
A programmable timer is provided to set the time from activation start (setting the VCCSEL.1 and  
VCCSEL.0 bits to non-zero) to when VCC_OK is evaluated. VCC_OK must be true at the end of this  
timers programmed interval (tto in Figure 15) in order for the activation sequence to continue. If VCC_OK  
is not true and the end of the interval (tto), the Card Event interrupt will be set, and a deactivation  
sequence shall begin including clearing of the VCCSEL bits.  
Table 77: The VccTmr Register  
MSB  
LSB  
OFFTMR.3 OFFTMR.2 OFFTMR.1 OFFTMR.0 VCCTMR.3 VCCTMR.2 VCCTMR.1 VCCTMR.0  
Bit  
Symbol  
Function  
VccTmr.7  
VccTmr.6  
VccTmr.5  
OFFTMR.3 VCC Off Timer – The bits set the delay (in number of ETUs) for  
deactivation after the VCCSEL.1 and VCC SEL.0 have been set to 0. The  
time value is a count of the 32768Hz clock and is given by tto =  
OFFTMR(7:4) * 30.5μs. This delay does not affect emergency  
deactivations due to VDD Fault or card events. A value of 0000 results in  
OFFTMR.2  
OFFTMR.1  
VccTmr.4  
OFFTMR.0  
no additional delay.  
VccTmr.3  
VccTmr.2  
VccTmr.1  
VCCTMR.3 VCC Timer – VCCOK must be true at the time set by the value in these  
bits in order for the activation sequence to continue. If not, the VCCSEL  
bits will be cleared. The time value is a count of the 32768Hz clock and is  
given by tto = VCCTMR(3:0) * 30.5μs. A value of 0000 results in no  
timeout, not zero time, and activation requires that RDYST is set and RDY  
VCCTMR.2  
VCCTMR.1  
VccTmr.0  
VCCTMR.0  
goes high.  
Rev. 1.2  
83