73K224BL
V.22bis, V.22, V.21, Bell 212A, 103
Single-Chip Modem w/ Integrated Hybrid
DATA SHEET
CONTROL REGISTER 0
CR0
D7
D6
D5
D4
D3
D2
D1
D0
ADDR MODUL. MODUL. MODUL.
TRANSMIT
MODE 2
TRANSMIT
MODE 1
TRANSMIT
MODE 0
TRANSMIT
ENABLE
ANSWER/
ORIGINATE
000
OPTION
TYPE 1
NAME
TYPE 0
BIT
CONDITION
DESCRIPTION
D0
Answer/
Originate
0
Selects answer mode (transmit in high band, receive
in low band).
1
Selects originate mode (transmit in low band, receive in
high band).
D1
Transmit
Enable
0
1
Disables transmit output at TXA1 & TXA2
Enables transmit output at TXA1 & TXA2
Note: Transmit enable must be set to 1 to allow activation
of answer tone or DTMF.
D5,D4
D3,D2
Transmit
Mode
D5 D4 D3 D2
0
0
0
0
Selects Power down mode. All functions disabled except
digital interface..
0
0
0
1
Internal synchronous mode in this mode TXCLK is an
internally derived 600,1200 or 2400 Hz signal. Serial input
data appearing at TXD must be valid on the rising edge of
TXCLK. Receive data is clocked out of RXD on the falling
edge of RXCLK.
0
0
0
1
0
1
External synchronous mode. Operation is identical to
internal synchronous, but TXCLK is connected internally to
EXCLK pin, and a 600, 1200 or 2400 Hz clock must be
supplied externally.
0
1
Slave synchronous mode Same operation as other
synchronous modes TXCLK is connected internally to the
RXCLK pin in this mode.
0
1
1
1
1
0
0
1
1
0
0
Selects a synchronous mode 8 bits/character (1 start bit, 6
data bits, 1 stop bit).
0
0
1
0
Selects asynchronous mode - 9 bits/character (1 start bit, 7
data bits, 1 stop bit).
Selects asynchronous mode - 10 bits/character (1 start bit,
8 data bits, 1 stop bit).
0
1
Selects asynchronous mode - 11 bits/character (1 start bit,
8 data bits, 1 stop bit) or 2 stop bits)..
1
X
0
Selects FSK operation.
D6,D5
Modulation
Type
D6 D5
1
0
0
0
QAM
DPSK
FSK
0
1
Page: 10 of 33
© 2005, 2008 TERIDIAN Semiconductor Corporation
Rev 7.1