欢迎访问ic37.com |
会员登录 免费注册
发布采购

71M6533H-IGT/F 参数 Datasheet PDF下载

71M6533H-IGT/F图片预览
型号: 71M6533H-IGT/F
PDF下载: 下载PDF文件 查看货源
内容描述: 电能计量IC [Energy Meter IC]
分类和应用: 模拟IC信号电路
文件页数/大小: 124 页 / 1997 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号71M6533H-IGT/F的Datasheet PDF文件第22页浏览型号71M6533H-IGT/F的Datasheet PDF文件第23页浏览型号71M6533H-IGT/F的Datasheet PDF文件第24页浏览型号71M6533H-IGT/F的Datasheet PDF文件第25页浏览型号71M6533H-IGT/F的Datasheet PDF文件第27页浏览型号71M6533H-IGT/F的Datasheet PDF文件第28页浏览型号71M6533H-IGT/F的Datasheet PDF文件第29页浏览型号71M6533H-IGT/F的Datasheet PDF文件第30页  
71M6533/71M6534 Data Sheet  
FDS_6533_6534_004  
Register  
SFR  
Bit Field  
Name  
R/W Description  
(Alternate  
Address  
Name)  
IFLAGS  
0xE8[0]  
IE_XFER  
R/W This flag monitors the XFER_BUSY interrupt. It  
is set by hardware and must be cleared by the  
interrupt handler.  
0xE8[1]  
IE_RTC  
R/W This flag monitors the RTC_1SEC interrupt. It  
is set by hardware and must be cleared by the  
interrupt handler.  
0xE8[2]  
0xE8[3]  
FW_COL0  
FW_COL1  
R/W This flag indicates that a flash write was at-  
tempted while the CE was busy.  
R/W This flag indicates that a flash write was in pro-  
gress when the CE was attempting to begin a  
code pass.  
0xE8[4]  
0xE8[5]  
0xE8[6]  
0xE8[7]  
IE_PB  
R/W This flag indicates that the wake-up pushbutton  
was pressed.  
IE_WAKE  
PLL_RISE  
PLL_FALL  
R/W This flag indicates that the MPU was awakened  
by the autowake timer.  
R/W PLL_RISE Interrupt Flag:  
Write 0 to clear the PLL_RISE interrupt flag.  
R/W PLL_FALL Interrupt Flag:  
Write 0 to clear the PLL_FALL interrupt flag.  
INTBITS  
(INT0 … INT6)  
0xF8[6:0] INT6 … INT0  
R
Interrupt inputs. The MPU may read these bits  
to see the status of external interrupts INT0 up  
to INT6. These bits do not have any memory  
and are primarily intended for debug use.  
0xF8[7]  
WD_RST  
W
The WDT is reset when a 1 is written to this bit.  
Only byte operations on the entire INTBITS register should be used when  
writing. The byte must have all bits set except the bits that are to be cleared.  
1.3.5 Instruction Set  
All instructions of the generic 8051 microcontroller are supported. A complete list of the instruction set  
and of the associated op-codes is contained in the 71M653X Software User’s Guide (SUG).  
1.3.6 UARTs  
The 71M6533 and 71M6534 include a UART (UART0) that can be programmed to communicate with a  
variety of AMR modules and other external devices. A second UART (UART1) is connected to the optical  
port, as described in the 1.4.6 UART and Optical Interface section.  
The UARTs are dedicated 2-wire serial interfaces, which can communicate with an external host proces-  
sor at up to 38,400 bits/s (with MPU clock = 1.2288 MHz). The operation of the RX and TX UART0 pins  
is as follows:  
UART0 RX: Serial input data are applied at this pin. Conforming to RS-232 standard, the bytes are  
input LSB first.  
UART0 TX: This pin is used to output the serial data. The bytes are output LSB first.  
The 71M6533 and 71M6534 have several UART-related registers for the control and buffering of serial  
data.  
The serial buffers consist of sets of two separate registers (one set for each UART), a transmit buffer  
(S0BUF, S1BUF) and a receive buffer (R0BUF, R1BUF). Writing data to the transmit buffer starts the  
26  
© 2007-2009 TERIDIAN Semiconductor Corporation  
v1.1