欢迎访问ic37.com |
会员登录 免费注册
发布采购

TS80C32X2-LCBR 参数 Datasheet PDF下载

TS80C32X2-LCBR图片预览
型号: TS80C32X2-LCBR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位CMOS微控制器0-60兆赫 [8-bit CMOS Microcontroller 0-60 MHz]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 54 页 / 584 K
品牌: TEMIC [ TEMIC SEMICONDUCTORS ]
 浏览型号TS80C32X2-LCBR的Datasheet PDF文件第3页浏览型号TS80C32X2-LCBR的Datasheet PDF文件第4页浏览型号TS80C32X2-LCBR的Datasheet PDF文件第5页浏览型号TS80C32X2-LCBR的Datasheet PDF文件第6页浏览型号TS80C32X2-LCBR的Datasheet PDF文件第8页浏览型号TS80C32X2-LCBR的Datasheet PDF文件第9页浏览型号TS80C32X2-LCBR的Datasheet PDF文件第10页浏览型号TS80C32X2-LCBR的Datasheet PDF文件第11页  
TS80C52X2  
6. TS80C52X2 Enhanced Features  
In comparison to the original 80C52, the TS80C52X2 implements some new features, which are:  
The X2 option.  
The Dual Data Pointer.  
The 4 level interrupt priority system.  
The power-off flag.  
The ONCE mode.  
The ALE disabling.  
Some enhanced features are also located in the UART and the timer 2.  
6.1 X2 Feature  
The TS80C52X2 core needs only 6 clock periods per machine cycle. This feature called ”X2” provides the following  
advantages:  
Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.  
Save power consumption while keeping same CPU power (oscillator power saving).  
Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes.  
Increase CPU power by 2 while keeping same crystal frequency.  
In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main  
clock input of the core (phase generator). This divider may be disabled by software.  
6.1.1 Description  
The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and  
peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed,  
the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 1. shows the clock generation block  
diagram. X2 bit is validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD mode.  
Figure 2. shows the mode switching waveforms.  
XTAL1:2  
2
state machine: 6 clock cycles.  
CPU control  
XTAL1  
0
1
FXTAL  
FOSC  
X2  
CKCON reg  
Figure 1. Clock Generation Diagram  
Rev. B - Jan. 25, 1999  
7
Preliminary  
 
 复制成功!