欢迎访问ic37.com |
会员登录 免费注册
发布采购

CC1110FX 参数 Datasheet PDF下载

CC1110FX图片预览
型号: CC1110FX
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗低于1 GHz的射频系统级芯片(SoC )与MCU,存储器,收发器和USB控制器 [Low-power sub-1 GHz RF System-on-Chip (SoC) with MCU, memory, transceiver, and USB controller]
分类和应用: 存储射频控制器
文件页数/大小: 240 页 / 2823 K
品牌: TAOS [ TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS ]
 浏览型号CC1110FX的Datasheet PDF文件第172页浏览型号CC1110FX的Datasheet PDF文件第173页浏览型号CC1110FX的Datasheet PDF文件第174页浏览型号CC1110FX的Datasheet PDF文件第175页浏览型号CC1110FX的Datasheet PDF文件第177页浏览型号CC1110FX的Datasheet PDF文件第178页浏览型号CC1110FX的Datasheet PDF文件第179页浏览型号CC1110FX的Datasheet PDF文件第180页  
CC1110Fx / CC1111Fx  
Writing and reading words for the different  
settings is shown in  
for both read and write for a word size transfer  
to produce the same result as a byte size  
transfer of an even number of bytes. Word size  
transfers are slightly more efficient than byte  
transfers.  
Figure 44 and Figure 45 respectively. Notice  
that the setting for these bits will be used for all  
endpoints. Consequently, it is not possible to  
have multiple DMA channels active at once  
that use different endianness. The ENDIAN  
register must be configured to use big endian  
Refer to section 13.5 for more details  
regarding DMA.  
Figure 44: Writing Big/Little Endian  
Figure 45: Reading Big/Little Endian  
The following actions are performed by the  
13.16.8 USB Reset  
USB controller when a USB reset occurs:  
When reset signaling is detected on the bus,  
the USBCIF.RSTIF flag will be asserted. If  
USBCIE.RSTIE is enabled, IRCON2.USBIF  
will also be asserted and an interrupt request  
is generated if IEN2.USBIE=1. The firmware  
should take appropriate action when a USB  
reset occurs. A USB reset should place the  
device in the Default state where it will only  
respond to address 0 (the default address).  
One or more resets will normally take place  
during the enumeration phase right after the  
USB cable is connected.  
USBADDRis set to 0  
USBINDEXis set to 0  
All endpoint FIFOs are flushed  
USBCS0, USBCSIL,  
USBCSOL, USBCSOHare cleared.  
USBCSIH,  
All interrupts, except SOF and suspend,  
are enabled  
An interrupt request is generated (if  
IEN2.USBIE=1  
USBCIE.RSTIE=1)  
and  
SWRS033E  
Page 176 of 239  
 
 
 复制成功!