欢迎访问ic37.com |
会员登录 免费注册
发布采购

SMM105NNCR01 参数 Datasheet PDF下载

SMM105NNCR01图片预览
型号: SMM105NNCR01
PDF下载: 下载PDF文件 查看货源
内容描述: 单通道电源电压Marginer和有源直流输出控制器 [Single-Channel Supply Voltage Marginer and Active DC Output Controller]
分类和应用: 控制器
文件页数/大小: 21 页 / 380 K
品牌: SUMMIT [ SUMMIT MICROELECTRONICS, INC. ]
 浏览型号SMM105NNCR01的Datasheet PDF文件第1页浏览型号SMM105NNCR01的Datasheet PDF文件第2页浏览型号SMM105NNCR01的Datasheet PDF文件第3页浏览型号SMM105NNCR01的Datasheet PDF文件第5页浏览型号SMM105NNCR01的Datasheet PDF文件第6页浏览型号SMM105NNCR01的Datasheet PDF文件第7页浏览型号SMM105NNCR01的Datasheet PDF文件第8页浏览型号SMM105NNCR01的Datasheet PDF文件第9页  
SMM105
Preliminary Information
PIN DESCRIPTIONS
QFN
Pad
Number
28
1
2
4
6
8
10
18
20
14
9
21
7
Ultra
CSP
TM
Ball
Number
A3
A1
A2
B2
C2
E1
E2
C5
B5
E4
D2
B4
D1
Pin
Type
DATA
CLK
I
I
I
I
CAP
CAP
O
I
I
PWR
GND
Pin Name
SDA
SCL
A2
A1
A0
WP#
FILT_CAP
TRIM_CAP
TRIM
VM
VREF_CNTL
VDD
GND
Pin Description
I
2
C Bi-directional data line
I
2
C clock input.
The address pins are biased either to VDD_CAP or GND. When
communicating with the SMM105 over the 2-wire bus these pins
provide a mechanism for assigning a unique bus address.
Write Protect active low input. When asserted, writes to the
configuration registers and general purpose EE are not allowed.
External capacitor input used to filter the VM input.
External capacitor input used for Active Control and margining.
Output voltage used to control and/or margin converter voltages.
Connect to the converter trim input.
Voltage monitor input. Connect to the DC-DC converter positive
sense line or its’ +Vout pin.
Voltage reference input used for DC output control and margining.
VREF_CNTL can be programmed to output the internal 1.25V
reference. Pin should be left open if using VREF internal
Power supply of the part.
Ground of the part. The SMM105 ground pin should be connected
to the ground of the device under control or to a star point ground.
PCB layout should take into consideration ground drops.
12V power supply input internally regulated to either 3.6V or 5.5V.
When using the 3.6V internal regulator option, the 12VIN input can
be as low as 8V. It can be as high as 15V using the 5.5V internal
regulator.
Programmable active high/low input. The START input is used
solely for enabling Active Control and/or margining. There is also
a programmable start delay time, T
START
to delay ADOC/Margin
control.
Programmable active high/low open drain output indicates that VM
is at its set point. When programmed as an active high output,
READY can also be used as an input. When pulled low, it will latch
the state of the comparator inputs.
External capacitor input used to filter the internal supply rail.
COMP1 and COMP2 are high impedance inputs, each connected
internally to a comparator and compared against the VREF_CNTL
input. Each comparator can be independently programmed to
monitor for UV or OV. The monitor level is set externally with a
resistive voltage divider.
When either of the COMP1 or COMP2 inputs are in fault the open-
drain FAULT# output will be pulled low. A configuration option
exists to disable the FAULT# output while the device is margining.
No Connect. Leave floating; do not connect anything to the NC
pins.
2068 1.8 09/20/05
22
A5
PWR
12VIN
3
B1
I
START
5
23
19
12
C1
A4
C4
E3
I/O
CAP
I
I
READY
VDD_CAP
COMP1
COMP2
11
13,15,16
17,24-27
D3
B3,C3,
D4,D5,
E5
O
FAULT#
NC
NC
Summit Microelectronics, Inc
4