欢迎访问ic37.com |
会员登录 免费注册
发布采购

S93WD662S-AT 参数 Datasheet PDF下载

S93WD662S-AT图片预览
型号: S93WD662S-AT
PDF下载: 下载PDF文件 查看货源
内容描述: 精密电源电压监控和复位控制器,一个看门狗定时器和4K位微丝记忆 [Precision Supply-Voltage Monitor and Reset Controller With a Watchdog Timer and 4k-bit Microwire Memory]
分类和应用: 监控控制器
文件页数/大小: 14 页 / 147 K
品牌: SUMMIT [ SUMMIT MICROELECTRONICS, INC. ]
 浏览型号S93WD662S-AT的Datasheet PDF文件第1页浏览型号S93WD662S-AT的Datasheet PDF文件第3页浏览型号S93WD662S-AT的Datasheet PDF文件第4页浏览型号S93WD662S-AT的Datasheet PDF文件第5页浏览型号S93WD662S-AT的Datasheet PDF文件第6页浏览型号S93WD662S-AT的Datasheet PDF文件第7页浏览型号S93WD662S-AT的Datasheet PDF文件第8页浏览型号S93WD662S-AT的Datasheet PDF文件第9页  
S93WD662/S93WD663  
PIN CONFIGURATION  
The reset pins are I/Os; therefore, the S93WD662/  
WD663 can act as a stabilization circuit for an externally  
applied reset. The inputs are edge triggered; that is, the  
RESET input will initiate a reset time-out after detecting  
a low to high transition and the RESET# input will initiate  
a reset time-out after detecting a high to low transition.  
8-Pin SOIC  
Refer to the applications Information section for more  
details on device operation as a debounce/reset ex-  
tender circuit.  
1
2
3
4
8
7
6
5
V
CC  
CS  
SK  
DI  
RESET  
RESET#  
GND  
It should be noted the reset outputs are open drain.  
When used as outputs driving a circuit they need to be  
either tied high (RESET#) or tied to ground (RESET)  
through the use of pull-up or pull-down resistors. Refer  
to the applications aid section for help in determining the  
value of resistor to be used. Internally these pins are  
weakly pulled up (RESET#) and pulled down (RESET).  
If the signals are not being used the pins may be left  
unconnected.  
DO  
2014 T PCon 2.0  
PIN FUNCTIONS  
Pin Name  
Function  
WATCHDOG TIMER DESCRIPTION  
CS  
Chip Select  
The S93WD662/WD663 has a watchdog timer with a  
nominal time-out period of 1.6 seconds. Whenever the  
SK  
Clock Input  
watchdogtimesout,itwillgeneratearesetoutputtoboth  
pins 6 and 7. The watchdog timer is reset by any  
transition on CS.  
DI  
Serial Data Input  
Serial Data Output  
+2.7 to 6.0V Power Supply  
Ground  
DO  
VCC  
The watchdog timer will be held in a reset state during  
power-on while VCC is less than VTRIP. Once VCC ex-  
ceeds VTRIP the watchdog will continue to be held in a  
reset state for the tPURST period. After tPURST it will be  
GND  
RESET/RESET#  
RESET I/O  
released and the timer will begin operation. If either  
reset input is asserted the watchdog timer will be reset  
and remain in the reset condition until either tPURST has  
expired or the reset input is released, whichever is  
longer.  
DEVICE OPERATION  
APPLICATIONS  
GENERAL OPERATION  
The S93WD662/WD663 is ideal for applications requir-  
ing low voltage and low power consumption. This device  
provides microcontroller RESET control and can be  
manually resettable.  
TheS93WD662/WD663isa4096-bitnonvolatilememory  
intended for use with industry standard microproces-  
sors. The S93WD663 is organized as X16, seven 11-bit  
instructions control the reading, writing and erase op-  
erations of the device. The S93WD662 is organized as  
X8, seven 12-bit instructions control the reading, writing  
anderaseoperationsofthedevice. Thedeviceoperates  
onasingle3Vor5Vsupplyandwillgenerateonchip, the  
high voltage required during any write operation.  
RESET CONTROLLER DESCRIPTION  
The S93WD662/WD663 provides a precision reset con-  
troller that ensures correct system operation during  
brownout and power-up/-down conditions. It is config-  
ured with two open drain reset outputs: pin 7 is an active  
high output and pin 6 is an active low output.  
Instructions, addresses, and write data are clocked into  
the DI pin on the rising edge of the clock (SK). The DO  
pin is normally in a high impedance state except when  
reading data from the device, or when checking the  
ready/busy status after a write operation.  
During power-up, the reset outputs remain active until  
VCC reaches the VTRIP threshold. The outputs will con-  
tinue to be driven for approximately 200ms after reach-  
ing VTRIP. The reset outputs will be valid so long as VCC  
is 1.0V. During power-down, the reset outputs will  
begin driving active when VCC falls below VTRIP  
.
2013 2.1 8/2/00  
2
 复制成功!