STM32F103x8, STM32F103xB
Electrical characteristics
SPI interface characteristics
Unless otherwise specified, the parameters given in
are derived from tests
performed under the ambient temperature, f
PCLKx
frequency and V
DD
supply voltage
conditions summarized in
Refer to
for more details on the input/output alternate
function characteristics (NSS, SCK, MOSI, MISO).
Table 41.
Symbol
f
SCK
1/t
c(SCK)
t
r(SCK)
t
f(SCK)
DuCy(SCK)
SPI characteristics
(1)
Parameter
SPI clock frequency
Slave mode
SPI clock rise and fall
time
SPI slave input clock
duty cycle
Capacitive load: C = 30 pF
Slave mode
Slave mode
Slave mode
30
4t
PCLK
2t
PCLK
50
5
5
5
4
0
2
3t
PCLK
10
25
5
15
2
ns
60
18
8
70
ns
%
Conditions
Master mode
Min
Max
18
MHz
Unit
t
su(NSS)(2)
NSS setup time
t
h(NSS)(2)
NSS hold time
Master mode, f
PCLK
= 36 MHz,
t
w(SCKH)(2)
SCK high and low time
t
w(SCKL)(2)
presc = 4
t
su(MI) (2)
t
su(SI)(2)
t
h(MI) (2)
t
h(SI)(2)
t
a(SO)(2)(3)
t
dis(SO)(2)(4)
Master mode
Data input setup time
Slave mode
Master mode
Data input hold time
Slave mode
Data output access
time
Data output disable
time
Slave mode, f
PCLK
= 20 MHz
Slave mode
Slave mode (after enable edge)
Master mode (after enable edge)
Slave mode (after enable edge)
Data output hold time
Master mode (after enable edge)
t
v(SO) (2)(1)
Data output valid time
t
v(MO)(2)(1)
Data output valid time
t
h(SO)(2)
t
h(MO)(2)
1. Remapped SPI1 characteristics to be determined.
2. Based on characterization, not tested in production.
3. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate
the data.
4. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put
the data in Hi-Z
Doc ID 13587 Rev 12
67/96