欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F405RG 参数 Datasheet PDF下载

STM32F405RG图片预览
型号: STM32F405RG
PDF下载: 下载PDF文件 查看货源
内容描述: ARM的Cortex- M4 32B MCUFPU , 210DMIPS ,高达1MB闪存/ 1924KB RAM , USB OTG HS / FS [ARM Cortex-M4 32b MCUFPU, 210DMIPS, up to 1MB Flash/1924KB RAM, USB OTG HS/FS]
分类和应用: 闪存
文件页数/大小: 185 页 / 5432 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F405RG的Datasheet PDF文件第32页浏览型号STM32F405RG的Datasheet PDF文件第33页浏览型号STM32F405RG的Datasheet PDF文件第34页浏览型号STM32F405RG的Datasheet PDF文件第35页浏览型号STM32F405RG的Datasheet PDF文件第37页浏览型号STM32F405RG的Datasheet PDF文件第38页浏览型号STM32F405RG的Datasheet PDF文件第39页浏览型号STM32F405RG的Datasheet PDF文件第40页  
Description  
STM32F405xx, STM32F407xx  
2.2.29  
Controller area network (bxCAN)  
The two CANs are compliant with the 2.0A and B (active) specifications with a bitrate up to 1  
Mbit/s. They can receive and transmit standard frames with 11-bit identifiers as well as  
extended frames with 29-bit identifiers. Each CAN has three transmit mailboxes, two receive  
FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one  
CAN is used). 256 bytes of SRAM are allocated for each CAN.  
2.2.30  
Universal serial bus on-the-go full-speed (OTG_FS)  
The STM32F405xx and STM32F407xx embed an USB OTG full-speed device/host/OTG  
peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the  
USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable  
endpoint setting and supports suspend/resume. The USB OTG full-speed controller  
requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE  
oscillator. The major features are:  
Combined Rx and Tx FIFO size of 320 × 35 bits with dynamic FIFO sizing  
Supports the session request protocol (SRP) and host negotiation protocol (HNP)  
4 bidirectional endpoints  
8 host channels with periodic OUT support  
HNP/SNP/IP inside (no need for any external resistor)  
For OTG/Host modes, a power switch is needed in case bus-powered devices are  
connected  
2.2.31  
Universal serial bus on-the-go high-speed (OTG_HS)  
The STM32F405xx and STM32F407xx devices embed a USB OTG high-speed (up to  
480 Mb/s) device/host/OTG peripheral. The USB OTG HS supports both full-speed and  
high-speed operations. It integrates the transceivers for full-speed operation (12 MB/s) and  
features a UTMI low-pin interface (ULPI) for high-speed operation (480 MB/s). When using  
the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required.  
The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG  
1.0 specification. It has software-configurable endpoint setting and supports  
suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock  
that is generated by a PLL connected to the HSE oscillator.  
The major features are:  
Combined Rx and Tx FIFO size of 1 Kbit × 35 with dynamic FIFO sizing  
Supports the session request protocol (SRP) and host negotiation protocol (HNP)  
6 bidirectional endpoints  
12 host channels with periodic OUT support  
Internal FS OTG PHY support  
External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is  
connected to the microcontroller ULPI port through 12 signals. It can be clocked using  
the 60 MHz output.  
Internal USB DMA  
HNP/SNP/IP inside (no need for any external resistor)  
for OTG/Host modes, a power switch is needed in case bus-powered devices are  
connected  
36/185  
DocID022152 Rev 4  
 
 复制成功!