欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F107VCT6TR 参数 Datasheet PDF下载

STM32F107VCT6TR图片预览
型号: STM32F107VCT6TR
PDF下载: 下载PDF文件 查看货源
内容描述: [Mainstream Connectivity line, ARM Cortex-M3 MCU with 256 Kbytes Flash, 72 MHz CPU, Ethernet MAC, CAN and USB 2.0 OTG]
分类和应用: 闪存
文件页数/大小: 103 页 / 1881 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F107VCT6TR的Datasheet PDF文件第75页浏览型号STM32F107VCT6TR的Datasheet PDF文件第76页浏览型号STM32F107VCT6TR的Datasheet PDF文件第77页浏览型号STM32F107VCT6TR的Datasheet PDF文件第78页浏览型号STM32F107VCT6TR的Datasheet PDF文件第80页浏览型号STM32F107VCT6TR的Datasheet PDF文件第81页浏览型号STM32F107VCT6TR的Datasheet PDF文件第82页浏览型号STM32F107VCT6TR的Datasheet PDF文件第83页  
STM32F105xx, STM32F107xx  
Electrical characteristics  
Comments  
Table 56. DAC characteristics (continued)  
Symbol  
Parameter  
Min  
Typ  
Max  
Unit  
Given for the DAC in 12-bit  
configuration  
10  
mV  
Offset error  
(difference between  
measured value at Code  
(0x800) and the ideal value =  
VREF+/2)  
Given for the DAC in 10-bit at  
VREF+ = 3.6 V  
Offset(2)  
3
LSB  
LSB  
%
Given for the DAC in 12-bit at  
12  
0.5  
VREF+ = 3.6 V  
Gain  
Given for the DAC in 12bit  
configuration  
Gain error  
error(2)  
Settling time (full scale: for a  
10-bit input code transition  
between the lowest and the  
highest input codes when  
DAC_OUT reaches final  
value 1LSB  
CLOAD 50 pF,  
RLOAD 5 kΩ  
(2)  
tSETTLING  
3
4
1
µs  
Max frequency for a correct  
DAC_OUT change when  
small variation in the input  
code (from code i to i+1LSB)  
Update  
rate(2)  
CLOAD 50 pF,  
RLOAD 5 kΩ  
MS/s  
µs  
CLOAD 50 pF, RLOAD 5 kΩ  
input code between lowest and  
highest possible ones.  
Wakeup time from off state  
(Setting the ENx bit in the  
DAC Control register)  
(2)  
tWAKEUP  
6.5  
10  
Power supply rejection ratio  
PSRR+ (1) (to VDDA) (static DC  
measurement  
–67  
–40  
dB No RLOAD, CLOAD = 50 pF  
1. Guaranteed by design, not tested in production.  
2. Guaranteed by characterization, not tested in production.  
Figure 38. 12-bit buffered /non-buffered DAC  
Buffered/Non-buffered DAC  
Buffer(1)  
R
LOAD  
DACx_OUT  
12-bit  
digital to  
analog  
converter  
C
LOAD  
ai17157  
1. The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly  
without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the  
DAC_CR register.  
Doc ID 15274 Rev 6  
79/104  
 
 
 
 复制成功!