欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F107VCT6TR 参数 Datasheet PDF下载

STM32F107VCT6TR图片预览
型号: STM32F107VCT6TR
PDF下载: 下载PDF文件 查看货源
内容描述: [Mainstream Connectivity line, ARM Cortex-M3 MCU with 256 Kbytes Flash, 72 MHz CPU, Ethernet MAC, CAN and USB 2.0 OTG]
分类和应用: 闪存
文件页数/大小: 103 页 / 1881 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F107VCT6TR的Datasheet PDF文件第9页浏览型号STM32F107VCT6TR的Datasheet PDF文件第10页浏览型号STM32F107VCT6TR的Datasheet PDF文件第11页浏览型号STM32F107VCT6TR的Datasheet PDF文件第12页浏览型号STM32F107VCT6TR的Datasheet PDF文件第14页浏览型号STM32F107VCT6TR的Datasheet PDF文件第15页浏览型号STM32F107VCT6TR的Datasheet PDF文件第16页浏览型号STM32F107VCT6TR的Datasheet PDF文件第17页  
STM32F105xx, STM32F107xx  
®
Description  
2.3.1  
ARM Cortex™-M3 core with embedded Flash and SRAM  
The ARM Cortex™-M3 processor is the latest generation of ARM processors for embedded  
systems. It has been developed to provide a low-cost platform that meets the needs of MCU  
implementation, with a reduced pin count and low-power consumption, while delivering  
outstanding computational performance and an advanced system response to interrupts.  
The ARM Cortex™-M3 32-bit RISC processor features exceptional code-efficiency,  
delivering the high-performance expected from an ARM core in the memory size usually  
associated with 8- and 16-bit devices.  
With its embedded ARM core, STM32F105xx and STM32F107xx connectivity line family is  
compatible with all ARM tools and software.  
Figure 1 shows the general block diagram of the device family.  
2.3.2  
2.3.3  
Embedded Flash memory  
64 to 256 Kbytes of embedded Flash is available for storing programs and data.  
CRC (cyclic redundancy check) calculation unit  
The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit  
data word and a fixed generator polynomial.  
Among other applications, CRC-based techniques are used to verify data transmission or  
storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of  
verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of  
the software during runtime, to be compared with a reference signature generated at link-  
time and stored at a given memory location.  
2.3.4  
2.3.5  
Embedded SRAM  
64 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states.  
Nested vectored interrupt controller (NVIC)  
The STM32F105xx and STM32F107xx connectivity line embeds a nested vectored interrupt  
controller able to handle up to 67 maskable interrupt channels (not including the 16 interrupt  
lines of Cortex™-M3) and 16 priority levels.  
Closely coupled NVIC gives low latency interrupt processing  
Interrupt entry vector table address passed directly to the core  
Closely coupled NVIC core interface  
Allows early processing of interrupts  
Processing of late arriving higher priority interrupts  
Support for tail-chaining  
Processor state automatically saved  
Interrupt entry restored on interrupt exit with no instruction overhead  
This hardware block provides flexible interrupt management features with minimal interrupt  
latency.  
Doc ID 15274 Rev 6  
13/104  
 复制成功!