欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103R4H7XXXTR 参数 Datasheet PDF下载

STM32F103R4H7XXXTR图片预览
型号: STM32F103R4H7XXXTR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC,MICROCONTROLLER,32-BIT,CMOS,BGA,64PIN,PLASTIC]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 87 页 / 1237 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第55页浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第56页浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第57页浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第58页浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第60页浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第61页浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第62页浏览型号STM32F103R4H7XXXTR的Datasheet PDF文件第63页  
STM32F103x4, STM32F103x6  
Electrical characteristics  
Output driving current  
The GPIOs (general-purpose inputs/outputs) can sink or source up to 8 mA, and sink or  
source up to 20 mA (with a relaxed V /V ).  
OL OH  
In the user application, the number of I/O pins which can drive current must be limited to  
respect the absolute maximum rating specified in Section 5.2:  
The sum of the currents sourced by all the I/Os on V  
plus the maximum Run  
DD,  
consumption of the MCU sourced on V  
cannot exceed the absolute maximum rating  
DD,  
I
(see Table 7).  
VDD  
The sum of the currents sunk by all the I/Os on V plus the maximum Run  
SS  
consumption of the MCU sunk on V cannot exceed the absolute maximum rating  
SS  
I
(see Table 7).  
VSS  
Output voltage levels  
Unless otherwise specified, the parameters given in Table 36 are derived from tests  
performed under ambient temperature and V supply voltage conditions summarized in  
DD  
Table 9. All I/Os are CMOS and TTL compliant.  
Table 36. Output voltage characteristics  
Symbol  
Parameter  
Conditions  
Min  
Max  
Unit  
Output low level voltage for an I/O pin  
when 8 pins are sunk at same time  
(1)  
CMOS port(2)  
IIO = +8 mA  
,
VOL  
0.4  
V
Output high level voltage for an I/O pin  
when 8 pins are sourced at same time  
(3)  
2.7 V < VDD < 3.6 V  
VOH  
VDD–0.4  
Output low level voltage for an I/O pin  
when 8 pins are sunk at same time  
(1)  
TTL port(2)  
IIO =+ 8mA  
VOL  
0.4  
1.3  
0.4  
V
V
V
Output high level voltage for an I/O pin  
when 8 pins are sourced at same time  
(3)  
2.7 V < VDD < 3.6 V  
VOH  
2.4  
Output low level voltage for an I/O pin  
when 8 pins are sunk at same time  
(1)(4)  
VOL  
IIO = +20 mA  
2.7 V < VDD < 3.6 V  
Output high level voltage for an I/O pin  
when 8 pins are sourced at same time  
(3)(4)  
VOH  
VDD–1.3  
VDD–0.4  
Output low level voltage for an I/O pin  
when 8 pins are sunk at same time  
(1)(4)  
VOL  
IIO = +6 mA  
2 V < VDD < 2.7 V  
Output high level voltage for an I/O pin  
when 8 pins are sourced at same time  
(3)(4)  
VOH  
1. The IIO current sunk by the device must always respect the absolute maximum rating specified in Table 7  
and the sum of IIO (I/O ports and control pins) must not exceed IVSS  
.
2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.  
3. The IIO current sourced by the device must always respect the absolute maximum rating specified in  
Table 7 and the sum of IIO (I/O ports and control pins) must not exceed IVDD  
.
4. Based on characterization data, not tested in production.  
Doc ID 15060 Rev 5  
59/87  
 
 
 复制成功!