欢迎访问ic37.com |
会员登录 免费注册
发布采购

M93C46-WMN6TP 参数 Datasheet PDF下载

M93C46-WMN6TP图片预览
型号: M93C46-WMN6TP
PDF下载: 下载PDF文件 查看货源
内容描述: 16Kbit的, 8Kbit , 4k位, 2Kbit , 1K位, 256位和8位或16位宽 [16Kbit, 8Kbit, 4Kbit, 2Kbit, 1Kbit and 256bit 8-bit or 16-bit wide]
分类和应用: 存储内存集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 37 页 / 332 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号M93C46-WMN6TP的Datasheet PDF文件第12页浏览型号M93C46-WMN6TP的Datasheet PDF文件第13页浏览型号M93C46-WMN6TP的Datasheet PDF文件第14页浏览型号M93C46-WMN6TP的Datasheet PDF文件第15页浏览型号M93C46-WMN6TP的Datasheet PDF文件第17页浏览型号M93C46-WMN6TP的Datasheet PDF文件第18页浏览型号M93C46-WMN6TP的Datasheet PDF文件第19页浏览型号M93C46-WMN6TP的Datasheet PDF文件第20页  
Instructions
M93C86, M93C76, M93C66, M93C56, M93C46
5.4
Write
For the Write Data to Memory (WRITE) instruction, 8 or 16 data bits follow the op-code and
address bits. These form the byte or word that is to be written. As with the other bits, Serial
Data Input (D) is sampled on the rising edge of Serial Clock (C).
After the last data bit has been sampled,
the Chip Select Input (S) must be taken low before
the next rising edge of Serial Clock (C).
If Chip Select Input (S) is brought low before or after
this specific time frame, the self-timed programming cycle will not be started, and the
addressed location will not be programmed. The completion of the cycle can be detected by
monitoring the READY/BUSY line, as described later in this document.
Once the Write cycle has been started, it is internally self-timed (the external clock signal on
Serial Clock (C) may be stopped or left running after the start of a Write cycle). The cycle is
automatically preceded by an Erase cycle, so it is unnecessary to execute an explicit erase
instruction before a Write Data to Memory (WRITE) instruction.
Figure 5.
ERASE, ERAL sequences
ERASE
S
CHECK
STATUS
D
1 1 1 An
A0
Q
ADDR
OP
CODE
BUSY
READY
ERASE
ALL
S
CHECK
STATUS
D
1 0 0 1 0 Xn X0
Q
ADDR
OP
CODE
AI00879B
BUSY
READY
1. For the meanings of An and Xn, please see
and
5.5
Erase All
The Erase All Memory (ERAL) instruction erases the whole memory (all memory bits are set
to 1). The format of the instruction requires that a dummy address be provided. The Erase
cycle is conducted in the same way as the Erase instruction (ERASE). The completion of
the cycle can be detected by monitoring the READY/BUSY line, as described in the
section.
16/37