欢迎访问ic37.com |
会员登录 免费注册
发布采购

M24C04-125 参数 Datasheet PDF下载

M24C04-125图片预览
型号: M24C04-125
PDF下载: 下载PDF文件 查看货源
内容描述: 汽车16千位,8千位, 4千位和2 - Kbit的串行I²C总线EEPROM [Automotive 16-Kbit, 8-Kbit, 4-Kbit and 2-Kbit serial I²C bus EEPROM]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 30 页 / 261 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号M24C04-125的Datasheet PDF文件第7页浏览型号M24C04-125的Datasheet PDF文件第8页浏览型号M24C04-125的Datasheet PDF文件第9页浏览型号M24C04-125的Datasheet PDF文件第10页浏览型号M24C04-125的Datasheet PDF文件第12页浏览型号M24C04-125的Datasheet PDF文件第13页浏览型号M24C04-125的Datasheet PDF文件第14页浏览型号M24C04-125的Datasheet PDF文件第15页  
M24C16-125 M24C08-125 M24C04-125 M24C02-125  
Device operation  
3
Device operation  
The device supports the I²C protocol. This is summarized in Figure 5. Any device that sends  
data on to the bus is defined to be a transmitter, and any device that reads the data to be a  
receiver. The device that controls the data transfer is known as the bus master, and the  
other as the slave device. A data transfer can only be initiated by the bus master, which will  
also provide the serial clock for synchronization. The device is always a slave in all  
communication.  
3.1  
3.2  
Start condition  
Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in  
the High state. A Start condition must precede any data transfer command. The device  
continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock  
(SCL) for a Start condition.  
Stop condition  
Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable  
and driven High. A Stop condition terminates communication between the device and the  
bus master. A Read command that is followed by NoAck can be followed by a Stop condition  
to force the device into the Standby mode. A Stop condition at the end of a Write command  
triggers the internal Write cycle.  
3.3  
3.4  
Acknowledge bit (ACK)  
The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter,  
whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits  
th  
of data. During the 9 clock pulse period, the receiver pulls Serial Data (SDA) Low to  
acknowledge the receipt of the eight data bits.  
Data input  
During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock  
(SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge  
of Serial Clock (SCL), and the Serial Data (SDA) signal must change only when Serial Clock  
(SCL) is driven Low.  
Doc ID 022564 Rev 1  
11/30