8 Mbit SPI Serial Flash
SST25LF080A
EOL Product Data Sheet
Write-Enable (WREN)
The Write-Enable (WREN) instruction sets the Write-
Enable-Latch bit to 1 allowing Write operations to occur.
The WREN instruction must be executed prior to any Write
(Program/Erase) operation. CE# must be driven high
before the WREN instruction is executed.
CE#
MODE 3
0
1
2
3
4
5
6
7
MODE 0
SCK
06
SI
MSB
HIGH IMPEDANCE
SO
1248 F12.0
FIGURE 12: WRITE ENABLE (WREN) SEQUENCE
Write-Disable (WRDI)
The Write-Disable (WRDI) instruction resets the Write-
Enable-Latch bit and AAI bit to 0 disabling any new Write
operations from occurring. CE# must be driven high before
the WRDI instruction is executed.
CE#
MODE 3
0
1
2
3
4
5
6
7
MODE 0
SCK
04
SI
MSB
HIGH IMPEDANCE
SO
1248 F13.0
FIGURE 13: WRITE DISABLE (WRDI) SEQUENCE
Enable-Write-Status-Register (EWSR)
The Enable-Write-Status-Register (EWSR) instruction
arms the Write-Status-Register (WRSR) instruction and
opens the status register for alteration. The Enable-Write-
Status-Register instruction does not have any effect and
will be wasted, if it is not followed immediately by the Write-
Status-Register (WRSR) instruction. CE# must be driven
low before the EWSR instruction is entered and must be
driven high before the EWSR instruction is executed.
©2006 Silicon Storage Technology, Inc.
S71248-06-EOL
1/06
15