欢迎访问ic37.com |
会员登录 免费注册
发布采购

SST25VF020B-80-4C-SAE 参数 Datasheet PDF下载

SST25VF020B-80-4C-SAE图片预览
型号: SST25VF020B-80-4C-SAE
PDF下载: 下载PDF文件 查看货源
内容描述: 2兆位的SPI串行闪存 [2 Mbit SPI Serial Flash]
分类和应用: 闪存内存集成电路光电二极管时钟
文件页数/大小: 33 页 / 882 K
品牌: SST [ SILICON STORAGE TECHNOLOGY, INC ]
 浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第5页浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第6页浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第7页浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第8页浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第10页浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第11页浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第12页浏览型号SST25VF020B-80-4C-SAE的Datasheet PDF文件第13页  
2 Mbit SPI Serial Flash  
SST25VF020B  
Data Sheet  
Read (33 MHz)  
The Read instruction, 03H, supports up to 33 MHz Read.  
The device outputs the data starting from the specified  
address location. The data output stream is continuous  
through all addresses until terminated by a low to high tran-  
sition on CE#. The internal address pointer will automati-  
cally increment until the highest memory address is  
reached. Once the highest memory address is reached,  
the address pointer will automatically increment to the  
beginning (wrap-around) of the address space. Once the  
data from address location 3FFFFH has been read, the  
next output will be from address location 000000H.  
The Read instruction is initiated by executing an 8-bit com-  
mand, 03H, followed by address bits [A23-A0]. CE# must  
remain active low for the duration of the Read cycle. See  
Figure 5 for the Read sequence.  
CE#  
MODE 3  
0
1
2
3
4
5
6
7
8
15 16  
23  
31  
39  
40  
47 48  
55 56  
63 64  
70  
24  
32  
MODE 0  
SCK  
03  
ADD.  
MSB  
HIGH IMPEDANCE  
ADD.  
ADD.  
SI  
MSB  
N
OUT  
N+1  
N+2  
N+3  
N+4  
D
OUT  
D
D
D
D
OUT  
OUT  
OUT  
SO  
MSB  
1417 ReadSeq.0  
FIGURE 5: Read Sequence  
©2010 Silicon Storage Technology, Inc.  
S71417-02-000  
04/10  
9