2 Mbit SPI Serial Flash
SST25VF020B
Data Sheet
High-Speed-Read (80 MHz)
The High-Speed-Read instruction supporting up to 80 MHz
Read is initiated by executing an 8-bit command, 0BH, fol-
lowed by address bits [A23-A0] and a dummy byte. CE#
must remain active low for the duration of the High-Speed-
Read cycle. See Figure 6 for the High-Speed-Read
sequence.
addresses until terminated by a low to high transition on
CE#. The internal address pointer will automatically incre-
ment until the highest memory address is reached. Once
the highest memory address is reached, the address
pointer will automatically increment to the beginning (wrap-
around) of the address space. Once the data from address
location 3FFFH has been read, the next output will be from
address location 00000H.
Following a dummy cycle, the High-Speed-Read instruc-
tion outputs the data starting from the specified address
location. The data output stream is continuous through all
CE#
MODE 3
MODE 0
0
1
2
3
4 5 6 7 8
15 16
23 24
31 32
39 40
47 48
55 56
63 64
80
71 72
SCK
0B
ADD.
MSB
HIGH IMPEDANCE
ADD.
ADD.
X
SI
MSB
N
N+1
N+2
N+3
N+4
D
D
OUT
D
OUT
D
D
OUT
SO
OUT
OUT
MSB
Note: X = Dummy Byte: 8 Clocks Input Dummy Cycle (V or V
)
IH
IL
1417 HSRdSeq.0
FIGURE 6: High-Speed-Read Sequence
©2010 Silicon Storage Technology, Inc.
S71417-02-000
04/10
10