欢迎访问ic37.com |
会员登录 免费注册
发布采购

SST25VF010A-20-4C-SAE 参数 Datasheet PDF下载

SST25VF010A-20-4C-SAE图片预览
型号: SST25VF010A-20-4C-SAE
PDF下载: 下载PDF文件 查看货源
内容描述: IC SPI FLASH [IC SPI FLASH]
分类和应用:
文件页数/大小: 22 页 / 348 K
品牌: SST [ SILICON STORAGE TECHNOLOGY, INC ]
 浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第1页浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第2页浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第3页浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第4页浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第6页浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第7页浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第8页浏览型号SST25VF010A-20-4C-SAE的Datasheet PDF文件第9页  
1 Mbit SPI Serial Flash  
SST25VF010  
Data Sheet  
Hold Operation  
HOLD# pin is used to pause a serial sequence underway  
with the SPI flash memory without resetting the clocking  
sequence. To activate the HOLD# mode, CE# must be in  
active low state. The HOLD# mode begins when the SCK  
active low state coincides with the falling edge of the  
HOLD# signal. The HOLD mode ends when the HOLD#  
signal’s rising edge coincides with the SCK active low state.  
coincide with the SCK active low state, then the device  
exits in Hold mode when the SCK next reaches the active  
low state. See Figure 3 for Hold Condition waveform.  
Once the device enters Hold mode, SO will be in high-  
impedance state while SI and SCK can be VIL or VIH.  
If CE# is driven active high during a Hold condition, it resets  
the internal logic of the device. As long as HOLD# signal is  
low, the memory remains in the Hold condition. To resume  
communication with the device, HOLD# must be driven  
active high, and CE# must be driven active low. See Figure  
17 for Hold timing.  
If the falling edge of the HOLD# signal does not coincide  
with the SCK active low state, then the device enters Hold  
mode when the SCK next reaches the active low state.  
Similarly, if the rising edge of the HOLD# signal does not  
SCK  
HOLD#  
Active  
Hold  
Active  
Hold  
Active  
1233 F03.0  
FIGURE 3: HOLD CONDITION WAVEFORM  
Write Protection  
The SST25VF010 provides software Write protection. The  
Write Protect pin (WP#) enables or disables the lock-down  
function of the status register. The Block-Protection bits  
(BP1, BP0, and BPL) in the status register provide Write  
protection to the memory array and the status register. See  
Table 4 for Block-Protection description.  
TABLE 3: CONDITIONS TO EXECUTE WRITE-STATUS-  
REGISTER (WRSR) INSTRUCTION  
WP#  
BPL  
1
Execute WRSR Instruction  
Not Allowed  
L
L
0
Allowed  
H
X
Allowed  
T3.0 1233  
Write Protect Pin (WP#)  
The Write Protect (WP#) pin enables the lock-down func-  
tion of the BPL bit (bit 7) in the status register. When WP#  
is driven low, the execution of the Write-Status-Register  
(WRSR) instruction is determined by the value of the BPL  
bit (see Table 3). When WP# is high, the lock-down func-  
tion of the BPL bit is disabled.  
©2005 Silicon Storage Technology, Inc.  
S71233-04-000  
1/05  
5