CY28400-2
Byte 0: Control Register 0 (continued)
Bit
5
@pup
Name
Description
0
0
0
1
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
HIGH_BW#
4
3
2
HIGH_BW#
PLL/BYPASS#
SRC_DIV2#
0 = High Bandwidth, 1 = Low bandwidth
1
0
1
1
PLL/BYPASS#
0 = Fanout buffer, 1 = PLL mode
SRC_DIV2# configures output frequency at half the input frequency
0 = Divided by 2 mode (output = input/2),1 = Normal (output = input)
Byte 1: Control Register 1
Bit
7
@pup
Name
Description
1
1
Reserved
OE_6
Reserved
6
DIF[T/C]6 Output Enable
0 = Disabled (Tri-state)
1 = Enabled
5
1
OE_5
DIF[T/C]5 Output Enable
0 = Disabled (Tri-state)
1 = Enabled
4
3
2
1
1
1
Reserved
Reserved
OE_2
Reserved
Reserved
DIF[T/C]2 Output Enable
0 = Disabled (Tri-state)
1 = Enabled
1
0
1
1
OE_1
DIF[T/C]1 Output Enable
0 = Disabled (Tri-state)
1 = Enabled
Reserved
Reserved
Byte 2: Control Register 2
Bit
7
@pup
Name
Description
0
0
Reserved
Reserved
6
SRC_STP_DIF[T/C]6
Allow Control DIF[T/C]6 with assertion of SRC_STP
0 = Free-running
1 = Stopped with SRC_STP
5
0
SRC_STP_DIF[T/C]5
Allow Control DIF[T/C]5 with assertion of SRC_STP
0 = Free-running
1 = Stopped with SRC_STP
4
3
2
0
0
0
Reserved
Reserved
Reserved
Reserved
SRC_STP_DIF[T/C]2
Allow Control DIF[T/C]2 with assertion of SRC_STP
0 = Free-running
1 = Stopped with SRC_STP
1
0
0
0
SRC_STP_DIF[T/C]1
Reserved
Allow Control DIF[T/C]1 with assertion of SRC_STP
0 = Free-running
1 = Stopped with SRC_STP
Reserved
Rev 1.0,November 21, 2006
Page 4 of 15