CY28341-2
S
o
y s t e
r i g i n
m
a
r u n n i n g w i t h
l l y s e l e c t e d
f r e
h
q
r d
u
e
n c y v i a
r e s t r a p p i n g .
a
w
a
N
o
F
r e
e
q
u
e
n c y
c o v e r y
d
w
o
d
i l l c h a n
a
g
e
b
b
u t
l e ( n o t i m
i t ( 3 : 0
S
y s t e
m
S
s t a
e
l f
R
C
e
h
c e i v e
F
R
r e q u
e
n
c y
u e s t v i a
i a D i a l -
R
n
t
p p l i c a
y t e
e
m
p
a
n
g
e
y t e
e
4
q
Y
e
a
s
s e l e c t e
" 0 0
a
n
b
1
2
,
b
)
i s s t i l l
=
S
M
B
u
s
B
o
r
V
0
0
"
a - f r e q u e n c y ?
C
h
n a
f r e e n c y
g e t o
u
n
e
w
q
N
o
I s
s t a
S
M
B
u
s
B
y t e 9 , t i m
d
e o u t
( b y t e 1 2 , b i t
m
p
e a
( 3 : 0
n
b
)
l e
-
0
0
0
0
s
) ?
Y
e
1
2
)
)
S
R
e n
l a t c h o r i g i n
r i g i n
l a r m
t i m
d
a
n o t h
e
r
3
m
S
l o
a r d
f r e
i t ( b y t e 1 2
w
p
u
l s e
r e s t r a p p i n
c y s e t t i n
o
n
S
R
g
E S E T
s e l e c t i o n
e
a
l
h
w
a
f o
r
r e t u r n t o
o
a
l
q
u e
n
g
s .
S
t a r t i n t e r n
a
l
w
a
t c h
d
o
o
g
u
t i m
e
r .
3
4
)
S
S
e
t
W
D
A
b
,
B
i t 4
)
t o " 1 "
)
t a r t
W
D
e
r
Y
e s
1
p
2
)
u
)
S
e
l s e
n
t
d
S R E S E T
Y
e s
W
a
t c h
D
o
g
t i m
e
t ?
S
e
W
,
D
b
i t
)
W
a
t c h
D
o
g t i m e o u t ?
( b y t e
3
1
t a r t
2
b
i t 4
D
t o '1 '
)
S
W
t i m e r
N
o
N
o
S
o
M
B
u
s t a
s
b
y t e
d
1
i s a
2
t i m
l e
e
u
t
m
p
b
s
d
?
N
o
S
M
B
,
u
s
b
y t e
i s a
b i t ( 3 : 0
9
t i m
e
o
u t
Y
e
s
s t a
m
p
d
b
l e d
( 0
,
B
y t e
) ?
Y
e
N
o
1
2
)
=
0
0
0
T
K
b
u
r n
e e
i t ( b y t e
o
f f
w
a
t c h
d
o
g
t i m
e
r .
c y s e t t i n g .
p
n
e w f r e
q
2 , b i t 4 ) t o ''0 '
u
e
n
S
e
t
W
D
a l a r m
1
Figure 1. Watchdog Recovery Clock
133 MHz. This diagram and description are applicable for all
valid CPU frequencies 66, 100, 133, 200 MHz. Due to the state
of internal logic, stopping and holding the REF clock outputs
in the LOW state may require more than one clock cycle to
complete.
P4 Processor SELP4_K7# = 1
Power-down Assertion (P4 Mode)
When PD# is sampled low by two consecutive rising edges of
CPU# clock then all clock outputs except CPU clocks must be
held low on their next high to low transition. CPU clocks must
be held with the CPU clock pin driven high with a value of 2 x
Iref, and CPU# undriven. Note that Figure 1 shows CPU =
Power-down Deassertion (P4 Mode)
The power-up latency needs to less than 3 ms.
P W R D W N #
C P U T 133M H z
C P U T # 133M H z
P C I 33M H z
A G P 66M H z
U S B 48M H z
R E F 14.318M H z
D D R T 133M H z
D D R C 133M H z
S D R A M 133M H z
Figure 2. Power-down Assertion Timing Waveform (in P4 mode)
Rev 1.0,November 21, 2006
Page 10 of 18