欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29BDD160GB54DPBE 参数 Datasheet PDF下载

AM29BDD160GB54DPBE图片预览
型号: AM29BDD160GB54DPBE
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 512KX32, 54ns, PBGA80, 13 X 11 MM, 1 MM PITCH, FORTIFIED, BGA-80]
分类和应用:
文件页数/大小: 79 页 / 1482 K
品牌: SPANSION [ SPANSION ]
 浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第18页浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第19页浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第20页浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第21页浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第23页浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第24页浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第25页浏览型号AM29BDD160GB54DPBE的Datasheet PDF文件第26页  
Table 7. Valid Configuration Register Bit Definition for IND/WAIT#  
CC Definition  
DOC  
WC  
0
0
0
1
1
IND/WAIT# = VIL for 1-CLK cycle, Active on last transfer, Driven on rising CLK edge  
1
IND/WAIT# = VIL for 1-CLK cycle, Active on second to last transfer, Driven on rising CLK edge  
CE#  
CLK  
3 Clock Delay  
ADV#  
Address 1 Latched  
A0-A18  
Address 1  
Address 2  
Invalid  
D1  
D2  
D3  
D0  
OE#  
IND/WAIT#  
Note: Operation is shown for the 32-bit data bus. For a 16-bit data bus, A-1 is required. Figure shown with 3-CLK initial access  
delay configuration, linear address, 4-doubleword burst, output on rising CLK edge, data hold for 1-CLK, IND/WAIT# asserted  
on the last transfer before wrap-around.  
Figure 2. End of Burst Indicator (IND/WAIT#) Timing for Linear 8-Word Burst Operation  
20  
Am29BDD160G  
June 7, 2006  
 复制成功!