欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC47M14F-NC 参数 Datasheet PDF下载

LPC47M14F-NC图片预览
型号: LPC47M14F-NC
PDF下载: 下载PDF文件 查看货源
内容描述: 128 PIN ENGANCED超级I / O与LPC接口和USB集线器控制器 [128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB]
分类和应用: 控制器PC
文件页数/大小: 205 页 / 1208 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LPC47M14F-NC的Datasheet PDF文件第75页浏览型号LPC47M14F-NC的Datasheet PDF文件第76页浏览型号LPC47M14F-NC的Datasheet PDF文件第77页浏览型号LPC47M14F-NC的Datasheet PDF文件第78页浏览型号LPC47M14F-NC的Datasheet PDF文件第80页浏览型号LPC47M14F-NC的Datasheet PDF文件第81页浏览型号LPC47M14F-NC的Datasheet PDF文件第82页浏览型号LPC47M14F-NC的Datasheet PDF文件第83页  
Table 40 – Parallel Port Connector  
HOST  
CONNECTOR  
PIN NUMBER  
STANDARD  
nStrobe  
PData<0:7>  
nAck  
Busy  
PE  
EPP  
ECP  
1
83  
68-75  
80  
79  
78  
nWrite  
nStrobe  
2-9  
10  
11  
12  
PData<0:7>  
Intr  
PData<0:7>  
nAck  
Busy, PeriphAck(3)  
nWait  
(User Defined)  
PError,  
nAckReverse (3)  
13  
14  
77  
82  
Select  
nAutoFd  
(User Defined)  
nDatastb  
Select  
nAutoFd,  
HostAck(3)  
15  
16  
17  
81  
66  
67  
nError  
nInit  
(User Defined)  
nRESET  
nFault (1)  
nPeriphRequest (3)  
nInit(1)  
nReverseRqst(3)  
nSelectIn  
nAddrstrb  
nSelectIn(1,3)  
(1) = Compatible Mode  
(3) = High Speed Mode  
Note: For the cable interconnection required for ECP support and the Slave Connector pin numbers, refer to the  
IEEE 1284 Extended Capabilities Port Protocol and ISA Standard, Rev. 1.14, July 14, 1993. This document is  
available from Microsoft.  
6.9.1  
IBM XT/AT Compatible, Bi-Directional and EPP Modes  
DATA PORT  
ADDRESS OFFSET = 00H  
The Data Port is located at an offset of '00H' from the base address. The data register is cleared at initialization by  
RESET. During a WRITE operation, the Data Register latches the contents of the internal data bus. The contents of  
this register are buffered (non inverting) and output onto the PD0 - PD7 ports. During a READ operation in SPP mode,  
PD0 - PD7 ports are buffered (not latched) and output to the host CPU.  
STATUS PORT  
ADDRESS OFFSET = 01H  
The Status Port is located at an offset of '01H' from the base address. The contents of this register are latched for the  
duration of a read cycle. The bits of the Status Port are defined as follows:  
BIT 0 TMOUT - TIME OUT  
This bit is valid in EPP mode only and indicates that a 10 usec time out has occurred on the EPP bus. A logic O means  
that no time out error has occurred; a logic 1 means that a time out error has been detected. This bit is cleared by a  
RESET. If the TIMEOUT_SELECT bit (bit 4 of the Parallel Port Mode Register 2, 0xF1 in Logical Device 3 Configuration  
Registers) is ‘0’, writing a one to this bit clears the TMOUT status bit. Writing a zero to this bit has no effect. If the  
TIMEOUT_SELECT bit (bit 4 of the Parallel Port Mode Register 2, 0xF1 in Logical Device 3 Configuration Registers) is  
‘1’, the TMOUT bit is cleared on the trailing edge of a read of the EPP Status Register.  
BITS 1, 2 - are not implemented as register bits, during a read of the Printer Status Register these bits are a low level.  
BIT 3 nERR – nERROR  
The level on the nERROR input is read by the CPU as bit 3 of the Printer Status Register. A logic 0 means an error has  
been detected; a logic 1 means no error has been detected.  
BIT 4 SLCT - PRINTER SELECTED STATUS  
The level on the SLCT input is read by the CPU as bit 4 of the Printer Status Register. A logic 1 means the printer is on  
line; a logic 0 means it is not selected.  
SMSC DS – LPC47M14X  
Page 79  
Rev. 03/19/2001  
 复制成功!