欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC47M14F-NC 参数 Datasheet PDF下载

LPC47M14F-NC图片预览
型号: LPC47M14F-NC
PDF下载: 下载PDF文件 查看货源
内容描述: 128 PIN ENGANCED超级I / O与LPC接口和USB集线器控制器 [128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB]
分类和应用: 控制器PC
文件页数/大小: 205 页 / 1208 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LPC47M14F-NC的Datasheet PDF文件第119页浏览型号LPC47M14F-NC的Datasheet PDF文件第120页浏览型号LPC47M14F-NC的Datasheet PDF文件第121页浏览型号LPC47M14F-NC的Datasheet PDF文件第122页浏览型号LPC47M14F-NC的Datasheet PDF文件第124页浏览型号LPC47M14F-NC的Datasheet PDF文件第125页浏览型号LPC47M14F-NC的Datasheet PDF文件第126页浏览型号LPC47M14F-NC的Datasheet PDF文件第127页  
The figure below illustrates the timing of the game port signals. The 556 timers will reset the outputs (OUTA,B) to  
zero and the RC constant (TIMA,B) pins to zero when the RC constant (TIMA,B) inputs reach 2/3 of VREF as shown.  
VREF is the voltage on pin 44, which is either 5V or 3.3V. See the “VREF Pin “ section.  
JOYW  
VREF  
2
3
VREF  
TIMA,B  
t1  
OUTA,B  
JOYR  
The game port register is defined below. It is a runtime register located at the address programmed into the base I/O  
address (GAME_PORT) in Logical Device 9.  
Note: Register 0x60 is the high byte; 0x61 is the low byte. For example, to set the primary base address to  
1234h, write 12h into 0x60, and 34h into 0x61.  
When the activate bit in Logical Device 9 is cleared, it prevents the base I/O address for the game port from being  
decoded.  
SMSC DS – LPC47M14X  
Page 123  
Rev. 03/19/2001  
 复制成功!