欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC47M148-NC 参数 Datasheet PDF下载

LPC47M148-NC图片预览
型号: LPC47M148-NC
PDF下载: 下载PDF文件 查看货源
内容描述: 128 PIN ENGANCED超级I / O与LPC接口和USB集线器控制器 [128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB]
分类和应用: 控制器PC
文件页数/大小: 205 页 / 1208 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LPC47M148-NC的Datasheet PDF文件第85页浏览型号LPC47M148-NC的Datasheet PDF文件第86页浏览型号LPC47M148-NC的Datasheet PDF文件第87页浏览型号LPC47M148-NC的Datasheet PDF文件第88页浏览型号LPC47M148-NC的Datasheet PDF文件第90页浏览型号LPC47M148-NC的Datasheet PDF文件第91页浏览型号LPC47M148-NC的Datasheet PDF文件第92页浏览型号LPC47M148-NC的Datasheet PDF文件第93页  
BIT 6 intrValue  
Returns the value of the interrupt to determine possible conflicts.  
BIT [5:3] Parallel Port IRQ (read-only)  
to Table 45B  
BITS [2:0] Parallel Port DMA (read-only)  
to Table 45C  
ECR (Extended Control Register)  
ADDRESS OFFSET = 402H  
Mode = all  
This register controls the extended ECP parallel port functions.  
BITS 7,6,5  
These bits are Read/Write and select the Mode.  
BIT 4 nErrIntrEn  
Read/Write (Valid only in ECP Mode)  
1: Disables the interrupt generated on the asserting edge of nFault.  
0: Enables an interrupt pulse on the high to low edge of nFault. Note that an interrupt will be generated if nFault is  
asserted (interrupting) and this bit is written from a 1 to a 0. This prevents interrupts from being lost in the time  
between the read of the ecr and the write of the ecr.  
BIT 3 dmaEn  
Read/Write  
1: Enables DMA (DMA starts when serviceIntr is 0).  
0: Disables DMA unconditionally.  
BIT 2 serviceIntr  
Read/Write  
1: Disables DMA and all of the service interrupts.  
0: Enables one of the following 3 cases of interrupts. Once one of the 3 service interrupts has occurred serviceIntr bit  
shall be set to a 1 by hardware. It must be reset to 0 to re-enable the interrupts. Writing this bit to a 1 will not cause  
an interrupt.  
case dmaEn=1:  
During DMA (this bit is set to a 1 when terminal count is reached).  
case dmaEn=0 direction=0:  
This bit shall be set to 1 whenever there are writeIntrThreshold or more bytes free in the FIFO.  
case dmaEn=0 direction=1:  
This bit shall be set to 1 whenever there are readIntrThreshold or more valid bytes to be read from the FIFO.  
BIT 1 full  
Read only  
1: The FIFO cannot accept another byte or the FIFO is completely full.  
0: The FIFO has at least 1 free byte.  
BIT 0 empty  
Read only  
1: The FIFO is completely empty.  
0: The FIFO contains at least 1 byte of data.  
SMSC DS – LPC47M14X  
Page 89  
Rev. 03/19/2001  
 复制成功!