欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9217_07 参数 Datasheet PDF下载

LAN9217_07图片预览
型号: LAN9217_07
PDF下载: 下载PDF文件 查看货源
内容描述: 16位高性能单芯片10/100以太网控制器与HP Auto-MDIX的 [16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX]
分类和应用: 控制器以太网局域网(LAN)标准
文件页数/大小: 137 页 / 1566 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9217_07的Datasheet PDF文件第118页浏览型号LAN9217_07的Datasheet PDF文件第119页浏览型号LAN9217_07的Datasheet PDF文件第120页浏览型号LAN9217_07的Datasheet PDF文件第121页浏览型号LAN9217_07的Datasheet PDF文件第123页浏览型号LAN9217_07的Datasheet PDF文件第124页浏览型号LAN9217_07的Datasheet PDF文件第125页浏览型号LAN9217_07的Datasheet PDF文件第126页  
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX  
Datasheet  
6.2  
PIO Reads  
PIO reads can be used to access CSRs or RX Data and RX/TX status FIFOs. In this mode, counters  
in the CSRs are latched at the beginning of the read cycle. Read data is valid as indicated in the timing  
diagram. PIO reads can be performed using Chip Select (nCS) or Read Enable (nRD). Either or both  
of these control signals must go high between cycles for the period specified.  
Note: Some registers have restrictions on the timing of back-to-back, write-read and read-read  
cycles.  
A[7:1]  
nCS, nRD  
Data Bus  
Figure 6.1 PIO Read Cycle Timing  
Note: The “Data Bus” width is 16 bits  
Table 6.3 PIO Read Timing  
SYMBOL  
DESCRIPTION  
MIN  
TYP  
MAX  
UNITS  
tcycle  
tcsl  
Read Cycle Time  
45  
32  
13  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
nCS, nRD Assertion Time  
tcsh  
tcsdv  
tasu  
tah  
nCS, nRD Deassertion Time  
nCS, nRD Valid to Data Valid  
Address Setup to nCS, nRD Valid  
Address Hold Time  
30  
0
0
0
tdon  
tdoff  
tdoh  
Data Buffer Turn On Time  
Data Buffer Turn Off Time  
Data Output Hold Time  
7
0
Note: A PIO Read cycle begins when both nCS and nRD are asserted. The cycle ends when either  
or both nCS and nRD are deasserted. They may be asserted and deasserted in any order.  
Revision 1.8 (06-06-07)  
122  
SMSC LAN9217  
DATASHEET