欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9215I-MT 参数 Datasheet PDF下载

LAN9215I-MT图片预览
型号: LAN9215I-MT
PDF下载: 下载PDF文件 查看货源
内容描述: 高效的单芯片10/100以太网控制器与HP Auto-MDIX的和工业温度支持 [Highly Efficient Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support]
分类和应用: 外围集成电路数据传输控制器局域网以太网局域网(LAN)标准时钟
文件页数/大小: 134 页 / 1602 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9215I-MT的Datasheet PDF文件第78页浏览型号LAN9215I-MT的Datasheet PDF文件第79页浏览型号LAN9215I-MT的Datasheet PDF文件第80页浏览型号LAN9215I-MT的Datasheet PDF文件第81页浏览型号LAN9215I-MT的Datasheet PDF文件第83页浏览型号LAN9215I-MT的Datasheet PDF文件第84页浏览型号LAN9215I-MT的Datasheet PDF文件第85页浏览型号LAN9215I-MT的Datasheet PDF文件第86页  
Highly Efficient Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support  
Datasheet  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
3
External PHY Detect (EXT_PHY_DET). This bit reflects the latched value  
of the EXT_PHY_DET strap. The EXT_PHY_DET strap is used to indicate  
the presence of an external PHY. This strap is latched from the value of the  
external MDIO signal upon power-up or hard reset. If MDIO is pulled high a  
‘1’ will be seen in this bit. If MDIO is pulled low a ‘0’ will be seen in this bit.  
The RXT_PHY_DET strap has no other effect on the internal logic. Its only  
function is to give the system designer a mechanism to indicate the  
presence of an external PHY to a software application.  
Dependant  
on  
EXT_PHY_D  
RO  
ET strap pin  
2
External PHY Enable (EXT_PHY_EN). When set to a ‘1’, this bit enables  
the external MII port. When cleared, the internal PHY is enabled and the  
external MII port is disabled.  
0
RW  
Notes:  
„ This signal does not control multiplexing of the SMI port or the TX_CLK  
or RX_CLK signals.  
„ There are restrictions on the use of this bit. Please refer to Section 3.13,  
"MII Interface - External MII Switching," on page 41 for details.  
1
0
Soft Reset Timeout (SRST_TO). If a software reset is attempted when the  
internal PHY is not in the operational state (RX_CLK and TX_CLK running), the reset  
will not complete and the soft reset operation will timeout and this bit will be set to a  
‘1’. The host processor must correct the problem and issue another soft reset.  
RO  
SC  
0
0
Soft Reset (SRST). Writing 1 generates a software initiated reset. This reset  
generates a full reset of the MAC CSR’s. The SCSR’s (system command  
and status registers) are reset except for any NASR bits. Soft reset also  
clears any TX or RX errors (TXE/RXE). This bit is self-clearing.  
Notes:  
„ Do not attempt a soft reset unless the internal PHY is fully awake and  
operational. After a PHY reset, or when returning from a reduced power  
state, the PHY must given adequate time to return to the operational state  
before a soft reset can be issued. The internal RX_CLK and TX_CLK  
signals must be running for a proper software reset. Please refer to  
Section 6.8, "Reset Timing," on page 127 for details on PHY reset timing.  
„ The LAN9215I must always be read at least once after power-up, reset,  
or upon return from a power-saving state or write operations will not  
function.  
Revision 1.5 (07-18-06)  
SMSC LAN9215I  
DATA8S2HEET