欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9117-MT 参数 Datasheet PDF下载

LAN9117-MT图片预览
型号: LAN9117-MT
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100非PCI以太网控制器 [HIGH PERFORMANCE SINGLE-CHIP 10/100 NON-PCI ETHERNET CONTROLLER]
分类和应用: 外围集成电路数据传输控制器PC局域网以太网局域网(LAN)标准以太网:16GBASE-T通信时钟
文件页数/大小: 131 页 / 1539 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9117-MT的Datasheet PDF文件第79页浏览型号LAN9117-MT的Datasheet PDF文件第80页浏览型号LAN9117-MT的Datasheet PDF文件第81页浏览型号LAN9117-MT的Datasheet PDF文件第82页浏览型号LAN9117-MT的Datasheet PDF文件第84页浏览型号LAN9117-MT的Datasheet PDF文件第85页浏览型号LAN9117-MT的Datasheet PDF文件第86页浏览型号LAN9117-MT的Datasheet PDF文件第87页  
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
RX FIFO Size is the remainder of the unallocated FIFO space (16384 bytes – TX FIFO Size). The RX  
Status FIFO size is always equal to 1/16 of the RX FIFO Size. The RX Status FIFO length is subtracted  
from the total RX FIFO size with the remainder being the RX data FIFO Size.  
For example, if TX_FIF_SZ = 6 then:  
Total TX FIFO Size = 6144 Bytes (6KB)  
TX Status FIFO Size = 512 Bytes (Fixed)  
TX Data FIFO Size = 6144 – 512 = 5632 Bytes  
RX FIFO Size = 16384 – 6144 = 10240 Bytes (10KB)  
RX Status FIFO Size = 10240 / 16 = 640 Bytes (160 RX Status DWORDs)  
RX Data FIFO Size = 10240 – 640 = 9600 Bytes  
Table 5.3 shows every valid setting for the TX_FIF_SZ field. Note that settings not shown in this table  
are reserved and should not be used.  
Note: The RX data FIFO is considered full 4 DWORDs before the length that is specified in the  
HW_CFG register.  
Table 5.3 Valid TX/RX FIFO Allocations  
TX DATA FIFO  
SIZE (BYTES)  
TX STATUS FIFO  
SIZE (BYTES)  
RX DATA FIFO  
SIZE (BYTES)  
RX STATUS FIFO  
SIZE (BYTES)  
TX_FIF_SZ  
2
3
1536  
2560  
3584  
4608  
5632  
6656  
7680  
8704  
9728  
10752  
11776  
12800  
13824  
512  
512  
512  
512  
512  
512  
512  
512  
512  
512  
512  
512  
512  
13440  
12480  
11520  
10560  
9600  
8640  
7680  
6720  
5760  
4800  
3840  
2880  
1920  
896  
832  
768  
704  
640  
576  
512  
448  
384  
320  
256  
192  
128  
4
5
6
7
8
9
10  
11  
12  
13  
14  
In addition to the host-accessible FIFOs, the MAC Interface Layer (MIL) contains an additional 2K  
bytes of TX, and 128 bytes of RX FIFO buffering. These sizes are fixed, and cannot be adjusted by  
the host.  
As space in the TX MIL (Mac Interface Layer) FIFO frees, data is moved into it from the TX data FIFO.  
Depending on the size of the frames to be transmitted, the MIL can hold up to two Ethernet frames.  
This is in addition to any TX data that may be queued in the TX data FIFO.  
Conversely, as data is received by the LAN9117, it is moved from the MAC to the RX MIL FIFO, and  
then into the RX data FIFO. When the RX data FIFO fills up, data will continue to collect in the RX  
MIL FIFO. If the RX MIL FIFO fills up and overruns, subsequent RX frames will be lost until room is  
SMSC LAN9117  
Revision 1.1 (05-17-05)  
DATA8S3HEET