欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9116 参数 Datasheet PDF下载

LAN9116图片预览
型号: LAN9116
PDF下载: 下载PDF文件 查看货源
内容描述: 高效的单芯片10/100非PCI以太网控制器 [Highly Efficient Single-Chip 10/100 Non-PCI Ethernet Controller]
分类和应用: 控制器PC以太网局域网(LAN)标准
文件页数/大小: 126 页 / 1500 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9116的Datasheet PDF文件第11页浏览型号LAN9116的Datasheet PDF文件第12页浏览型号LAN9116的Datasheet PDF文件第13页浏览型号LAN9116的Datasheet PDF文件第14页浏览型号LAN9116的Datasheet PDF文件第16页浏览型号LAN9116的Datasheet PDF文件第17页浏览型号LAN9116的Datasheet PDF文件第18页浏览型号LAN9116的Datasheet PDF文件第19页  
Highly Efficient Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
Table 2.1 Host Bus Interface Signals  
BUFFER  
#
PIN NO.  
NAME  
SYMBOL  
TYPE  
PINS  
DESCRIPTION  
21-26,29-  
33,36-40  
Host Data High  
D[31:16]  
I/O8 (PD)  
16  
Bi-directional data port. Supports  
Big/Little Endian Byte ordering.  
Note that Pull-down’s are disabled in  
32 bit mode.  
43-46,49-  
53,56-59,62-  
64  
Host Data Low  
D[15:0]  
I/O8  
16  
Bi-directional data port. Supports  
Big/Little Endian Byte ordering.  
12-18  
Host Address  
Read Strobe  
Write Strobe  
A[7:1]  
nRD  
IS  
IS  
IS  
7
1
1
7-bit Address Port. Used to select  
Internal CSR’s and TX and RX FIFOs.  
92  
Active low strobe to indicate a read  
cycle.  
93  
nWR  
Active low strobe to indicate a write  
cycle. This signal, qualified with nCS, is  
also used to wakeup the LAN9116  
when it is in a reduced power state.  
94  
72  
Chip Select  
nCS  
IRQ  
IS  
1
1
Active low signal used to qualify read  
and write operations. This signal  
qualified with nWR is also used to  
wakeup the LAN9116 when it is in a  
reduced power state.  
Interrupt  
Request  
O8/OD8  
Programmable Interrupt request.  
Programmable polarity, source and  
buffer types.  
71,73,75,84,  
90,91  
Reserved  
Reserved  
5
1
No Connect  
74  
10/100  
SPEED_SEL  
I (PU)  
This signal functions as a configuration  
input on power-up and is used to select  
the default Ethernet settings. Upon  
deassertion of reset, the value of the  
input is latched. This signal functions  
as shown in Table 2.2, "Default  
Selector  
Ethernet Settings", below.  
76  
FIFO Select  
FIFO_SEL  
IS  
1
When driven high all accesses to the  
LAN9116 are to the RX or TX Data  
FIFOs. In this mode, the A[7:3] upper  
address inputs are ignored.  
Table 2.2 Default Ethernet Settings  
DEFAULT ETHERNET SETTINGS  
DUPLEX  
SPEED_SEL  
SPEED  
10MBPS  
100MBPS  
AUTO NEG.  
DISABLED  
ENABLED  
0
1
HALF-DUPLEX  
HALF-DUPLEX  
SMSC LAN9116  
Revision 1.1 (05-17-05)  
DATA1S5HEET