欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37C669_07 参数 Datasheet PDF下载

FDC37C669_07图片预览
型号: FDC37C669_07
PDF下载: 下载PDF文件 查看货源
内容描述: 98/99 PC兼容的超级I / O软盘控制器,红外支持 [PC 98/99 Compliant Super I/O Floppy Disk Controller with Infrared Support]
分类和应用: 控制器PC
文件页数/大小: 164 页 / 575 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37C669_07的Datasheet PDF文件第76页浏览型号FDC37C669_07的Datasheet PDF文件第77页浏览型号FDC37C669_07的Datasheet PDF文件第78页浏览型号FDC37C669_07的Datasheet PDF文件第79页浏览型号FDC37C669_07的Datasheet PDF文件第81页浏览型号FDC37C669_07的Datasheet PDF文件第82页浏览型号FDC37C669_07的Datasheet PDF文件第83页浏览型号FDC37C669_07的Datasheet PDF文件第84页  
to logic "1", this bit is equivalent to OUT2 in the  
MCR.  
Bit 0  
Delta Clear To Send (DCTS). Bit 0 indicates  
that the nCTS input to the chip has changed  
state since the last time the MSR was read.  
SCRATCHPAD REGISTER (SCR)  
Address Offset =7H, DLAB =X, READ/WRITE  
Bit 1  
Delta Data Set Ready (DDSR). Bit 1 indicates  
that the nDSR input has changed state since  
the last time the MSR was read.  
This 8 bit read/write register has no effect on the  
operation of the Serial Port. It is intended as a  
scratchpad register to be used by the  
programmer to hold data temporarily.  
Bit 2  
Trailing Edge of Ring Indicator (TERI). Bit 2  
indicates that the nRI input has changed from  
logic "0" to logic "1".  
PROGRAMMABLE BAUD RATE GENERATOR  
(AND DIVISOR LATCHES DLH, DLL)  
The Serial Port contains a programmable Baud  
Rate Generator that is capable of taking any  
clock input (DC to 3 MHz) and dividing it by any  
divisor from 1 to 65535. This output frequency  
of the Baud Rate Generator is 16x the Baud  
rate. Two 8 bit latches store the divisor in 16 bit  
binary format. These Divisor Latches must be  
loaded during initialization in order to insure  
desired operation of the Baud Rate Generator.  
Upon loading either of the Divisor Latches, a 16  
bit Baud counter is immediately loaded. This  
prevents long counts on initial load. If a 0 is  
loaded into the BRG registers the output divides  
the clock by the number 3. If a 1 is loaded the  
output is the inverse of the input oscillator. If a  
two is loaded the output is a divide by 2 signal  
with a 50% duty cycle. If a 3 or greater is  
loaded the output is low for 2 bits and high for  
the remainder of the count. The input clock to  
the BRG is the 24 MHz crystal divided by 13,  
giving a 1.8462 MHz clock.  
Bit 3  
Delta Data Carrier Detect (DDCD).  
indicates that the nDCD input to the chip has  
changed state.  
Bit 3  
NOTE:Whenever bit 0, 1, 2, or 3 is set to a logic  
"1", a MODEM Status Interrupt is generated.  
Bit 4  
This bit is the complement of the Clear To Send  
(nCTS) input. If bit 4 of the MCR is set to logic  
"1", this bit is equivalent to nRTS in the MCR.  
Bit 5  
This bit is the complement of the Data Set  
Ready (nDSR) input. If bit 4 of the MCR is set  
to logic "1", this bit is equivalent to DTR in the  
MCR.  
Bit 6  
This bit is the complement of the Ring Indicator  
(nRI) input. If bit 4 of the MCR is set to logic  
"1", this bit is equivalent to OUT1 in the MCR.  
Table 33 shows the baud rates possible with a  
1.8462 MHz crystal.  
Bit 7  
Effect Of The Reset on Register File  
This bit is the complement of the Data Carrier  
Detect (nDCD) input. If bit 4 of the MCR is set  
The Reset Function Table (Table 34) details the  
effect of the Reset input on each of the registers  
of the Serial Port.  
80  
 复制成功!