欢迎访问ic37.com |
会员登录 免费注册
发布采购

COM20022I3V-HD 参数 Datasheet PDF下载

COM20022I3V-HD图片预览
型号: COM20022I3V-HD
PDF下载: 下载PDF文件 查看货源
内容描述: 10 Mbps的ARCNET ( ANSI 878.1 )控制器2Kx8板载RAM [10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Board RAM]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路数据传输局域网时钟
文件页数/大小: 83 页 / 482 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号COM20022I3V-HD的Datasheet PDF文件第67页浏览型号COM20022I3V-HD的Datasheet PDF文件第68页浏览型号COM20022I3V-HD的Datasheet PDF文件第69页浏览型号COM20022I3V-HD的Datasheet PDF文件第70页浏览型号COM20022I3V-HD的Datasheet PDF文件第72页浏览型号COM20022I3V-HD的Datasheet PDF文件第73页浏览型号COM20022I3V-HD的Datasheet PDF文件第74页浏览型号COM20022I3V-HD的Datasheet PDF文件第75页  
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Board RAM  
Datasheet  
t12  
t13  
nIOCS16  
VALID VALUE  
A0-A2  
VALID  
t1  
t2  
t7  
nCS  
t4  
t3  
t5  
DIR  
t10  
t11  
Note 2  
t6**  
nDS  
t8  
t6  
t9  
VALID DATA  
D0-D15  
CASE 2: BUSTMG pin = LOW  
Parameter  
min  
0
0
0
0
max units  
t1 Address Setup to nDS Active  
t2 Address Hold from nDS Inactive  
t3 nCS Setup to nDS Active  
t4 nCS Hold from nDS Inactive  
t5 DIR Setup to nDS Active  
nS  
nS  
nS  
nS  
nS  
nS  
nS  
nS  
nS  
nS  
nS  
10  
4TARB*  
10  
30  
10  
65  
30  
t6 Cycle Time (nDS  
to Next  
)**  
t7 DIR Hold from nDS Inactive  
t8 Valid Data Setup to nDS High  
t9 Data Hold from nDS High  
t10 nDS Low Width  
t11 nDS High Width  
t12 nIOCS16 Output Delay from nCS Low  
t13 nIOCS16 Hold Delay from nCS High  
40****  
nS  
nS  
0*****  
*
TARB is the Arbitration Clock Period  
TARB is identical to Topr if SLOW ARB = 0  
TARB is twice Topr if SLOW ARB = 1  
T
opr is the period of operation clock. It depends on CKUP1 and CKUP0 bits  
**** t12 is measured from the latest active (valid) timing among nCS, A0-A2.  
*****  
t13 is measured from the earliest inactive (invalid) timing among nCS, A0-A2.  
Note 1: The Microcontroller typically accesses the COM20022 on every other cycle.  
Therefore, the cycle time specified in the microcontroller's datasheet  
should be doubled when considering back-to-back COM20022 cycles.  
**Note 2: Any cycle occurring after a write to the Address Pointer Low Register  
requires a minimum of 4TARB from the trailing edge of nDS to the leading edge  
of the next nDS.  
Write cycle for Address Pointer Low Register occurring after an access to  
Data Register requires a minimum of 5TARB from the trailing edge of nDS to  
the leading edge of the next nDS.  
Note 2 is applied to an access to Data Register by DMA transfer.  
Figure 8.12 - Non-Multiplexed Bus, 68XX-Like Control Signals; Write Cycle  
SMSC COM20022I 3V  
Page 71  
Revision 02-27-06  
DATASHEET  
 复制成功!