欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1002-C-GM 参数 Datasheet PDF下载

SI1002-C-GM图片预览
型号: SI1002-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILICON [ SILICON ]
 浏览型号SI1002-C-GM的Datasheet PDF文件第332页浏览型号SI1002-C-GM的Datasheet PDF文件第333页浏览型号SI1002-C-GM的Datasheet PDF文件第334页浏览型号SI1002-C-GM的Datasheet PDF文件第335页浏览型号SI1002-C-GM的Datasheet PDF文件第337页浏览型号SI1002-C-GM的Datasheet PDF文件第338页浏览型号SI1002-C-GM的Datasheet PDF文件第339页浏览型号SI1002-C-GM的Datasheet PDF文件第340页  
Si1000/1/2/3/4/5  
SFR Definition 27.2. TCON: Timer Control  
Bit  
7
6
5
4
3
IE1  
R/W  
0
2
IT1  
R/W  
0
1
IE0  
R/W  
0
0
IT0  
R/W  
0
Name  
Type  
Reset  
TF1  
R/W  
0
TR1  
R/W  
0
TF0  
R/W  
0
TR0  
R/W  
0
SFR Page = 0x0; SFR Address = 0x88; Bit-Addressable  
Bit  
Name  
Function  
7
TF1  
Timer 1 Overflow Flag.  
Set to 1 by hardware when Timer 1 overflows. This flag can be cleared by software  
but is automatically cleared when the CPU vectors to the Timer 1 interrupt service  
routine.  
6
5
TR1  
TF0  
Timer 1 Run Control.  
Timer 1 is enabled by setting this bit to 1.  
Timer 0 Overflow Flag.  
Set to 1 by hardware when Timer 0 overflows. This flag can be cleared by software  
but is automatically cleared when the CPU vectors to the Timer 0 interrupt service  
routine.  
4
3
TR0  
IE1  
Timer 0 Run Control.  
Timer 0 is enabled by setting this bit to 1.  
External Interrupt 1.  
This flag is set by hardware when an edge/level of type defined by IT1 is detected. It  
can be cleared by software but is automatically cleared when the CPU vectors to the  
External Interrupt 1 service routine in edge-triggered mode.  
2
IT1  
Interrupt 1 Type Select.  
This bit selects whether the configured INT1 interrupt will be edge or level sensitive.  
INT1 is configured active low or high by the IN1PL bit in the IT01CF register (see  
SFR Definition 12.7).  
0: INT1 is level triggered.  
1: INT1 is edge triggered.  
1
0
IE0  
IT0  
External Interrupt 0.  
This flag is set by hardware when an edge/level of type defined by IT1 is detected. It  
can be cleared by software but is automatically cleared when the CPU vectors to the  
External Interrupt 0 service routine in edge-triggered mode.  
Interrupt 0 Type Select.  
This bit selects whether the configured INT0 interrupt will be edge or level sensitive.  
INT0 is configured active low or high by the IN0PL bit in register IT01CF (see SFR  
Definition 12.7).  
0: INT0 is level triggered.  
1: INT0 is edge triggered.  
336  
Rev. 1.0