欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1002-C-GM 参数 Datasheet PDF下载

SI1002-C-GM图片预览
型号: SI1002-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILICON [ SILICON ]
 浏览型号SI1002-C-GM的Datasheet PDF文件第329页浏览型号SI1002-C-GM的Datasheet PDF文件第330页浏览型号SI1002-C-GM的Datasheet PDF文件第331页浏览型号SI1002-C-GM的Datasheet PDF文件第332页浏览型号SI1002-C-GM的Datasheet PDF文件第334页浏览型号SI1002-C-GM的Datasheet PDF文件第335页浏览型号SI1002-C-GM的Datasheet PDF文件第336页浏览型号SI1002-C-GM的Datasheet PDF文件第337页  
Si1000/1/2/3/4/5  
CKCON  
TMOD  
IT01CF  
G
A
T
E
1
C
/
T
1
T
1
M
1
T
1
M
0
G
A
T
E
0
C
/
T
0
T
0
M M  
T
0
I
I
I
I
I
I
I
N
0
S
L
1
I
T
3
T
3
T
2
T
2
T
1
T S S  
0 C C  
N
1
P
L
N
1
S
L
2
N
1
S
L
1
N
1
S
L
0
N
0
P
L
N
0
S
L
2
N
0
S
L
0
M M M M M M A A  
L H  
1
0
H
L
1 0  
Pre-scaled Clock  
SYSCLK  
0
1
0
1
TF1  
TR1  
TF0  
TR0  
IE1  
T0  
Interrupt  
TCLK  
TL0  
(5 bits)  
TH0  
(8 bits)  
TR0  
IT1  
GATE0  
IE0  
IT0  
Crossbar  
IN0PL  
XOR  
INT0  
Figure 27.1. T0 Mode 0 Block Diagram  
27.1.2. Mode 1: 16-bit Counter/Timer  
Mode 1 operation is the same as Mode 0, except that the counter/timer registers use all 16 bits. The coun-  
ter/timers are enabled and configured in Mode 1 in the same manner as for Mode 0.  
27.1.3. Mode 2: 8-bit Counter/Timer with Auto-Reload  
Mode 2 configures Timer 0 and Timer 1 to operate as 8-bit counter/timers with automatic reload of the start  
value. TL0 holds the count and TH0 holds the reload value. When the counter in TL0 overflows from all  
ones to 0x00, the timer overflow flag TF0 (TCON.5) is set and the counter in TL0 is reloaded from TH0. If  
Timer 0 interrupts are enabled, an interrupt will occur when the TF0 flag is set. The reload value in TH0 is  
not changed. TL0 must be initialized to the desired value before enabling the timer for the first count to be  
correct. When in Mode 2, Timer 1 operates identically to Timer 0.  
Both counter/timers are enabled and configured in Mode 2 in the same manner as Mode 0. Setting the  
TR0 bit (TCON.4) enables the timer when either GATE0 (TMOD.3) is logic 0 or when the input signal INT0  
is active as defined by bit IN0PL in register IT01CF (see Section “12.6. External Interrupts INT0 and INT1”  
on page 139 for details on the external input signals INT0 and INT1).  
Rev. 1.0  
333  
 复制成功!