欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第4页浏览型号C8051F502-IM的Datasheet PDF文件第5页浏览型号C8051F502-IM的Datasheet PDF文件第6页浏览型号C8051F502-IM的Datasheet PDF文件第7页浏览型号C8051F502-IM的Datasheet PDF文件第9页浏览型号C8051F502-IM的Datasheet PDF文件第10页浏览型号C8051F502-IM的Datasheet PDF文件第11页浏览型号C8051F502-IM的Datasheet PDF文件第12页  
C8051F50x-F51x  
List of Figures  
Figure 1.1. C8051F500/1/4/5 Block Diagram .......................................................... 17  
Figure 1.2. C8051F508/9-F510/1 Block Diagram .................................................... 18  
Figure 1.3. C8051F502/3/6/7 Block Diagram .......................................................... 19  
Figure 3.1. QFP-48 Pinout Diagram (Top View) ...................................................... 25  
Figure 3.2. QFN-48 Pinout Diagram (Top View) ..................................................... 26  
Figure 3.3. QFN-40 Pinout Diagram (Top View) ..................................................... 27  
Figure 3.4. QFP-32 Pinout Diagram (Top View) ...................................................... 28  
Figure 3.5. QFN-32 Pinout Diagram (Top View) ..................................................... 29  
Figure 4.1. QFP-48 Package Drawing ..................................................................... 30  
Figure 4.2. QFP-48 Landing Diagram ..................................................................... 31  
Figure 4.3. QFN-48 Package Drawing .................................................................... 32  
Figure 4.4. QFN-48 Landing Diagram ..................................................................... 33  
Figure 4.5. Typical QFN-40 Package Drawing ........................................................ 34  
Figure 4.6. QFN-40 Landing Diagram ..................................................................... 35  
Figure 4.7. QFP-32 Package Drawing ..................................................................... 36  
Figure 4.8. QFP-32 Package Drawing ..................................................................... 37  
Figure 4.9. QFN-32 Package Drawing .................................................................... 38  
Figure 4.10. QFN-32 Package Drawing .................................................................. 39  
Figure 5.1. Minimum VDD Monitor Threshold vs. System Clock Frequency ........... 44  
Figure 5.2. Typical Internal High-Frequency Oscillator Over Temperature ............. 47  
Figure 6.1. ADC0 Functional Block Diagram ........................................................... 52  
Figure 6.2. ADC0 Tracking Modes .......................................................................... 54  
Figure 6.3. 12-Bit ADC Tracking Mode Example ..................................................... 55  
Figure 6.4. 12-Bit ADC Burst Mode Example With Repeat Count Set to 4 ............. 56  
Figure 6.5. ADC0 Equivalent Input Circuit ............................................................... 58  
Figure 6.6. ADC Window Compare Example: Right-Justified Data ......................... 69  
Figure 6.7. ADC Window Compare Example: Left-Justified Data ........................... 69  
Figure 6.8. ADC0 Multiplexer Block Diagram .......................................................... 70  
Figure 7.1. Temperature Sensor Transfer Function ................................................ 72  
Figure 8.1. Voltage Reference Functional Block Diagram ....................................... 73  
Figure 9.1. Comparator Functional Block Diagram ................................................. 75  
Figure 9.2. Comparator Hysteresis Plot .................................................................. 76  
Figure 9.3. Comparator Input Multiplexer Block Diagram ........................................ 81  
Figure 10.1. External Capacitors for Voltage Regulator Input/Output—  
Regulator Enabled .............................................................................. 84  
Figure 10.2. External Capacitors for Voltage Regulator Input/Output—  
Regulator Disabled .............................................................................. 85  
Figure 11.1. CIP-51 Block Diagram ......................................................................... 87  
Figure 12.1. C8051F50x-F51x Memory Map ........................................................... 97  
Figure 12.2. Flash Program Memory Map ............................................................... 98  
Figure 13.1. SFR Page Stack ................................................................................ 101  
Figure 13.2. SFR Page Stack While Using SFR Page 0x0 To Access SPI0DAT . 102  
Figure 13.3. SFR Page Stack After CAN0 Interrupt Occurs .................................. 103  
8
Rev. 1.1  
 复制成功!