欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第148页浏览型号C8051F502-IM的Datasheet PDF文件第149页浏览型号C8051F502-IM的Datasheet PDF文件第150页浏览型号C8051F502-IM的Datasheet PDF文件第151页浏览型号C8051F502-IM的Datasheet PDF文件第153页浏览型号C8051F502-IM的Datasheet PDF文件第154页浏览型号C8051F502-IM的Datasheet PDF文件第155页浏览型号C8051F502-IM的Datasheet PDF文件第156页  
C8051F50x-F51x  
SFR Definition 18.2. EMI0CF: External Memory Configuration  
Bit  
7
6
5
4
3
2
1
0
Name  
Type  
Reset  
EMD2  
EMD[1:0]  
EALE[1:0]  
R/W  
0
0
0
0
0
0
1
1
SFR Address = 0xB2; SFR Page = 0x0F  
Bit  
7:5  
4
Name  
Unused  
EMD2  
Function  
Read = 000b; Write = Don’t Care.  
EMIF Multiplex Mode Select Bit.  
0: EMIF operates in multiplexed address/data mode  
1: EMIF operates in non-multiplexed mode (separate address and data pins)  
3:2 EMD[1:0] EMIF Operating Mode Select Bits.  
00: Internal Only: MOVX accesses on-chip XRAM only. All effective addresses alias to  
on-chip memory space  
01: Split Mode without Bank Select: Accesses below the 4 kB boundary are directed  
on-chip. Accesses above the 4 kB boundary are directed off-chip. 8-bit off-chip MOVX  
operations use current contents of the Address high port latches to resolve the upper  
address byte. To access off chip space, EMI0CN must be set to a page that is not con-  
tained in the on-chip address space.  
10: Split Mode with Bank Select: Accesses below the 4 kB boundary are directed on-  
chip. Accesses above the 4 kB boundary are directed off-chip. 8-bit off-chip MOVX  
operations uses the contents of EMI0CN to determine the high-byte of the address.  
11: External Only: MOVX accesses off-chip XRAM only. On-chip XRAM is not visible to  
the CPU.  
1:0 EALE[1:0] ALE Pulse-Width Select Bits.  
These bits only have an effect when EMD2 = 0.  
00: ALE high and ALE low pulse width = 1 SYSCLK cycle.  
01: ALE high and ALE low pulse width = 2 SYSCLK cycles.  
10: ALE high and ALE low pulse width = 3 SYSCLK cycles.  
11: ALE high and ALE low pulse width = 4 SYSCLK cycles.  
152  
Rev. 1.1  
 复制成功!