欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F363 参数 Datasheet PDF下载

C8051F363图片预览
型号: C8051F363
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用:
文件页数/大小: 288 页 / 2659 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F363的Datasheet PDF文件第239页浏览型号C8051F363的Datasheet PDF文件第240页浏览型号C8051F363的Datasheet PDF文件第241页浏览型号C8051F363的Datasheet PDF文件第242页浏览型号C8051F363的Datasheet PDF文件第244页浏览型号C8051F363的Datasheet PDF文件第245页浏览型号C8051F363的Datasheet PDF文件第246页浏览型号C8051F363的Datasheet PDF文件第247页  
C8051F360/1/2/3/4/5/6/7/8/9  
SFR Definition 20.3. SPI0CKR: SPI0 Clock Rate  
SFR Page:  
all pages  
SFR Address: 0xA2  
R/W  
R/W  
R/W  
SCR5  
Bit5  
R/W  
SCR4  
Bit4  
R/W  
SCR3  
Bit3  
R/W  
SCR2  
Bit2  
R/W  
SCR1  
Bit1  
R/W  
SCR0  
Bit0  
Reset Value  
SCR7  
Bit7  
SCR6  
Bit6  
00000000  
Bits 70: SCR7SCR0: SPI0 Clock Rate.  
These bits determine the frequency of the SCK output when the SPI0 module is configured  
for master mode operation. The SCK clock frequency is a divided version of the system  
clock, and is given in the following equation, where SYSCLK is the system clock frequency  
and SPI0CKR is the 8-bit value held in the SPI0CKR register.  
SYSCLK  
2 × (SPI0CKR + 1)  
------------------------------------------------  
=
fSCK  
for 0 <= SPI0CKR <= 255  
Example: If SYSCLK = 2 MHz and SPI0CKR = 0x04,  
2000000  
2 × (4 + 1)  
-------------------------  
=
fSCK  
fSCK = 200kHz  
SFR Definition 20.4. SPI0DAT: SPI0 Data  
SFR Page:  
all pages  
SFR Address: 0xA3  
R/W  
R/W  
R/W  
Bit5  
R/W  
Bit4  
R/W  
Bit3  
R/W  
Bit2  
R/W  
Bit1  
R/W  
Bit0  
Reset Value  
00000000  
Bit7  
Bit6  
Bits 70: SPI0DAT: SPI0 Transmit and Receive Data.  
The SPI0DAT register is used to transmit and receive SPI0 data. Writing data to SPI0DAT  
places the data into the transmit buffer and initiates a transfer when in Master Mode. A read  
of SPI0DAT returns the contents of the receive buffer.  
Rev. 1.0  
243  
 复制成功!