欢迎访问ic37.com |
会员登录 免费注册
发布采购

R1LP0408CSP-7LC 参数 Datasheet PDF下载

R1LP0408CSP-7LC图片预览
型号: R1LP0408CSP-7LC
PDF下载: 下载PDF文件 查看货源
内容描述: 4M SRAM( 512千字】 8位)的 [4M SRAM (512-kword 】 8-bit)]
分类和应用: 静态存储器
文件页数/大小: 14 页 / 93 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第6页浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第7页浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第8页浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第9页浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第10页浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第11页浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第13页浏览型号R1LP0408CSP-7LC的Datasheet PDF文件第14页  
R1LP0408C-C Series
Low V
CC
Data Retention Characteristics
(Ta =
−20
to +70°C)
Parameter
V
CC
for data retention
Data
retention
current
−5SC
to +70°C
to +40°C
to +25°C
−7LC
to +70°C
to +40°C
to +25°C
Chip deselect to data retention time
Operation recovery time
Symbol Min Typ
V
DR
I
CCDR
I
CCDR
I
CCDR
I
CCDR
I
CCDR
I
CCDR
t
CDR
t
R
2
0
Max Unit Test conditions*
3
8
V
µA
µA
µA
µA
µA
µA
ns
ns
See retention waveform
CS#
V
CC
0.2 V, Vin
0 V
V
CC
= 3.0 V, Vin
0 V
CS#
V
CC
0.2 V
1.0*
2
3
0.8*
1
3
16
1.0*
2
10
0.8*
1
10
t
RC
*
4
Notes: 1. Typical values are at V
CC
= 3.0 V, Ta = +25°C and specified loading, and not guaranteed.
2. Typical values are at V
CC
= 3.0 V, Ta = +40°C and specified loading, and not guaranteed.
3. CS# controls address buffer, WE# buffer, OE# buffer, and Din buffer. In data retention mode,
Vin levels (address, WE#, OE#, I/O) can be in the high impedance state.
4. t
RC
= read cycle time.
Low V
CC
Data Retention Timing Waveform
(CS# Controlled)
t
CDR
V
CC
4.5 V
Data retention mode
t
R
2.2 V
V
DR
CS#
0V
CS#
V
CC
– 0.2 V
Rev.2.00, May.26.2004, page 12 of 12