欢迎访问ic37.com |
会员登录 免费注册
发布采购

M62320P 参数 Datasheet PDF下载

M62320P图片预览
型号: M62320P
PDF下载: 下载PDF文件 查看货源
内容描述: 8位I / O扩展器I2C总线 [8-bit I/O Expander for I2C BUS]
分类和应用: 并行IO端口微控制器和处理器外围集成电路光电二极管
文件页数/大小: 11 页 / 148 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号M62320P的Datasheet PDF文件第1页浏览型号M62320P的Datasheet PDF文件第2页浏览型号M62320P的Datasheet PDF文件第3页浏览型号M62320P的Datasheet PDF文件第4页浏览型号M62320P的Datasheet PDF文件第6页浏览型号M62320P的Datasheet PDF文件第7页浏览型号M62320P的Datasheet PDF文件第8页浏览型号M62320P的Datasheet PDF文件第9页  
M62320P/FP
Functional Blocks
I
2
C BUS Interface
The I
2
C BUS interface recognizes start/stop conditions, a slave address and a write/read mode selection by receiving
SDA, SCL, CS0, CS1 and CS2 signals and then the latch pulses, dedicated to each data latch are generated.
Data Latch
This IC has 3 types of data latch: the I/O setting data latch, the input data latch and the output data latch and each latch
is controlled by the I
2
C BUS interface.
I/O setting data latch
These latches set input- or output-state of each parallel data terminals (D0 to D7). They are set at the next byte after
receiving the slave address byte in the write mode from the master. In case this latch is set to high, the data is
transferred from the I
2
C BUS interface to the parallel data terminals. In the opposite transmission: from the parallel
data terminals to the I
2
C BUS, it is set to low.
Output data latch
In the write mode, the data from the I
2
C BUS to the parallel data terminals is latched. When the master transmits
output data after a setting in write mode, the output data is taken into the latches.
Input data latch
In the read mode, the data of parallel data terminals is latched in the input data latches. The input data is taken into
the latches from the parallel data terminals on every 8th negative edge of SCL clock. The latched data is output to
the master through the sift resistor. On the output terminal assigned by the I/O setting latch, the input data latch
takes the state of the output terminal.
Parallel Input/Output Port
In case I/O setting latch is set to low (the input mode), each parallel terminal becomes hi-impedance and is able to
accept an input. In another case I/O setting latch is set to high (output mode), each parallel terminal output a data
according to the state of the output data latch.
Power on Reset
When power is turned on, each latch is reset and then the parallel data I/O terminals become hi-impedance (input mode).
REJ03D0863-0300 Rev.3.00 Mar 25, 2008
Page 5 of 10