欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F3337YF16 参数 Datasheet PDF下载

HD64F3337YF16图片预览
型号: HD64F3337YF16
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机 [Single-Chip Microcomputer]
分类和应用: 微控制器和处理器外围集成电路
文件页数/大小: 747 页 / 2993 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F3337YF16的Datasheet PDF文件第102页浏览型号HD64F3337YF16的Datasheet PDF文件第103页浏览型号HD64F3337YF16的Datasheet PDF文件第104页浏览型号HD64F3337YF16的Datasheet PDF文件第105页浏览型号HD64F3337YF16的Datasheet PDF文件第107页浏览型号HD64F3337YF16的Datasheet PDF文件第108页浏览型号HD64F3337YF16的Datasheet PDF文件第109页浏览型号HD64F3337YF16的Datasheet PDF文件第110页  
4.3.2  
Interrupt-Related Registers  
The interrupt-related registers are the system control register (SYSCR), IRQ sense control register  
(ISCR), IRQ enable register (IER), and keyboard matrix interrupt mask register (KMIMR).  
Table 4.3 Registers Read by Interrupt Controller  
Name  
Abbreviation  
SYSCR  
ISCR  
Read/Write  
R/W  
Address  
H'FFC4  
H'FFC6  
H'FFC7  
H'FFF1  
System control register  
IRQ sense control register  
IRQ enable register  
R/W  
IER  
R/W  
Keyboard matrix interrupt mask register  
KMIMR  
R/W  
System Control Register (SYSCR)  
Bit  
7
SSBY  
0
6
STS2  
0
5
STS1  
0
4
3
2
NMIEG  
0
1
0
STS0  
0
XRST  
HIE  
0
RAME  
1
Initial value  
Read/Write  
1
R/W  
R/W  
R/W  
R/W  
R
R/W  
R/W  
R/W  
The valid edge on the NMI line is controlled by bit 2 (NMIEG) in the system control register.  
Bit 2—NMI Edge (NMIEG): Determines whether a nonmaskable interrupt is generated on the  
falling or rising edge of the NMI input signal.  
Bit 2: NMIEG  
Description  
0
1
An interrupt is generated on the falling edge of NMI.  
An interrupt is generated on the rising edge of NMI.  
(Initial state)  
See section 3.2, System Control Register, for information on the other SYSCR bits.  
IRQ Sense Control Register (ISCR)  
Bit  
7
6
5
4
3
2
1
0
IRQ7SC IRQ6SC IRQ5SC IRQ4SC IRQ3SC IRQ2SC IRQ1SC IRQ0SC  
Initial value  
Read/Write  
0
0
0
0
0
0
0
0
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
76  
 复制成功!