欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F3337YF16 参数 Datasheet PDF下载

HD64F3337YF16图片预览
型号: HD64F3337YF16
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机 [Single-Chip Microcomputer]
分类和应用: 微控制器和处理器外围集成电路
文件页数/大小: 747 页 / 2993 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F3337YF16的Datasheet PDF文件第98页浏览型号HD64F3337YF16的Datasheet PDF文件第99页浏览型号HD64F3337YF16的Datasheet PDF文件第100页浏览型号HD64F3337YF16的Datasheet PDF文件第101页浏览型号HD64F3337YF16的Datasheet PDF文件第103页浏览型号HD64F3337YF16的Datasheet PDF文件第104页浏览型号HD64F3337YF16的Datasheet PDF文件第105页浏览型号HD64F3337YF16的Datasheet PDF文件第106页  
The following sequence is carried out when reset exception handling begins.  
1. The internal state of the CPU and the registers of the on-chip supporting modules are  
initialized, and the I bit in the condition code register (CCR) is set to 1.  
2. The CPU loads the program counter with the first word in the vector table (stored at addresses  
H'0000 and H'0001) and starts program execution.  
The RES pin should be held low when power is switched off, as well as when power is switched  
on.  
Figure 4.1 indicates the timing of the reset sequence in modes 2 and 3. Figure 4.2 indicates the  
timing in mode 1.  
Vector  
Internal Instruction  
fetch processing prefetch  
RES/watchdog timer  
reset (internal)  
ø
Internal address  
bus  
(1)  
(2)  
Internal read  
signal  
Internal write  
signal  
Internal data bus  
(16 bits)  
(3)  
(2)  
(1) Reset vector address (H'0000)  
(2) Starting address of program  
(3) First instruction of program  
Figure 4.1 Reset Sequence (Mode 2 or 3, Program Stored in On-Chip ROM)  
72  
 复制成功!