欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第215页浏览型号HD6417709SF133B的Datasheet PDF文件第216页浏览型号HD6417709SF133B的Datasheet PDF文件第217页浏览型号HD6417709SF133B的Datasheet PDF文件第218页浏览型号HD6417709SF133B的Datasheet PDF文件第220页浏览型号HD6417709SF133B的Datasheet PDF文件第221页浏览型号HD6417709SF133B的Datasheet PDF文件第222页浏览型号HD6417709SF133B的Datasheet PDF文件第223页  
2. Register specifications  
BARA = H'00037226, BAMRA = H'00000000, BBRA = H'0056, BARB = H'0003722E,  
BAMRB = H'00000000, BBRB = H'0056, BDRB = H'00000000, BDMRB = H'00000000,  
BRCR = H'00000008, BASRA = H'80, BASRB = H'70  
Specified conditions: Channel A/channel B sequence mode  
Channel A  
Address: H'00037226, Address mask: H'00000000, ASID = H'80  
Bus cycle: CPU/instruction fetch (before instruction execution)/read/word  
Channel B  
Address: H'0003722E, Address mask: H'00000000, ASID = H'70  
Data:  
H'00000000, Data mask: H'00000000  
Bus cycle: CPU/instruction fetch (before instruction execution)/read/word  
An instruction with ASID = H'80 and address H'00037226 is executed, and a user break occurs  
before an instruction with ASID = H'70 and address H'0003722E is executed.  
3. Register specifications  
BARA = H'00027128, BAMRA = H'00000000, BBRA = H'005A, BARB = H'00031415,  
BAMRB = H'00000000, BBRB = H'0054, BDRB = H'00000000, BDMRB = H'00000000,  
BRCR = H'00300000  
Specified conditions: Channel A/channel B independent mode  
Channel A  
Address: H'00027128, Address mask: H'00000000  
Bus cycle: CPU/instruction fetch (before instruction execution)/write/word  
No ASID check is included  
Channel B  
Address: H'00031415, Address mask: H'00000000  
Data:  
H'00000000, Data mask: H'00000000  
Bus cycle: CPU/instruction fetch (before instruction execution)/read (operand size is not  
included in the condition)  
No ASID check is included  
On channel A, no user break occurs since instruction fetch is not a write cycle. On channel B,  
no user break occurs since instruction fetch is performed for an even address.  
Rev. 5.00, 09/03, page 175 of 760  
 复制成功!