欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第839页浏览型号HD6417750SBP200的Datasheet PDF文件第840页浏览型号HD6417750SBP200的Datasheet PDF文件第841页浏览型号HD6417750SBP200的Datasheet PDF文件第842页浏览型号HD6417750SBP200的Datasheet PDF文件第844页浏览型号HD6417750SBP200的Datasheet PDF文件第845页浏览型号HD6417750SBP200的Datasheet PDF文件第846页浏览型号HD6417750SBP200的Datasheet PDF文件第847页  
4. When operand access (address only) is set as a break condition, the address of the instruction  
to be executed after the instruction at which the condition match occurred is saved to SPC.  
The instruction at which the condition match occurred is executed, and a user break interrupt  
occurs before the following instruction is executed.  
5. When operand access (address + data) is set as a break condition, execution of the instruction  
at which the condition match occurred is completed. A user break interrupt is generated before  
execution of instructions from one instruction later to four instructions later. It is not possible  
to specify at which instruction, from one later to four later, the interrupt will be generated. The  
start address of the instruction after the instruction for which execution is completed at the  
point at which user break interrupt handling is started is saved to SPC. If an instruction  
between one instruction later and four instructions later causes another exception, control is  
performed as follows. Designating the exception caused by the break as exception 1, and the  
exception caused by an instruction between one instruction later and four instructions later as  
exception 2, the fact that memory updating and register updating that essentially cannot be  
performed by exception 2 cannot be performed is guaranteed irrespective of the existence of  
exception 1. The program counter value saved is the address of the first instruction for which  
execution is suppressed. Whether exception 1 or exception 2 is used for the exception jump  
destination and the value written to the exception register (EXPEVT/INTEVT) is not  
guaranteed. However, if exception 2 is from a source not synchronized with an instruction  
(external interrupt or peripheral module interrupt), exception 1 is used for the exception jump  
destination and the value written to the exception register (EXPEVT/INTEVT).  
20.3.8 Contiguous A and B Settings for Sequential Conditions  
When channel A match and channel B match timings are close together, a sequential break may  
not be guaranteed. Rules relating to the guaranteed range are given below.  
1. Instruction access matches on both channel A and channel B  
Instruction B is 0 instructions after  
instruction A  
Equivalent to setting the same address. Do not use  
this setting.  
Instruction B is 1 instruction after  
instruction A  
Sequential operation is not guaranteed.  
Instruction B is 2 or more instructions  
after instruction A  
Sequential operation is guaranteed.  
2. Instruction access match on channel A, operand access match on channel B  
Instruction B is 0 or 1 instruction after  
instruction A  
Sequential operation is not guaranteed.  
Instruction B is 2 or more instructions  
after instruction A  
Sequential operation is guaranteed.  
Rev. 6.0, 07/02, page 791 of 986  
 复制成功!