欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第292页浏览型号HD6417750SBP200的Datasheet PDF文件第293页浏览型号HD6417750SBP200的Datasheet PDF文件第294页浏览型号HD6417750SBP200的Datasheet PDF文件第295页浏览型号HD6417750SBP200的Datasheet PDF文件第297页浏览型号HD6417750SBP200的Datasheet PDF文件第298页浏览型号HD6417750SBP200的Datasheet PDF文件第299页浏览型号HD6417750SBP200的Datasheet PDF文件第300页  
9.8.5  
Hardware Standby Mode Timing (SH7750S, SH7750R Only)  
Figure 9.12 shows the timing of the signals of the respective pins in hardware standby mode.  
The CA pin level must be kept low while in hardware standby mode.  
After setting the 5(6(7 pin level low, the clock starts when the CA pin level is switched to high.  
CKIO  
CA  
SCK2  
(High)  
Normal*1  
Standby*3  
Reset  
*2  
STATUS  
0–10 Bcyc  
Waiting for end of bus cycle  
0–10 Bcyc  
Notes: *1 Same at sleep and reset.  
*2 Undefined  
*3 High impedance when STBCR2. STHZ = 0  
Figure 9.12 Hardware Standby Mode Timing  
(When CA = Low in Normal Operation)  
Rev. 6.0, 07/02, page 244 of 986  
 复制成功!