欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第212页浏览型号HD6417750SBP200的Datasheet PDF文件第213页浏览型号HD6417750SBP200的Datasheet PDF文件第214页浏览型号HD6417750SBP200的Datasheet PDF文件第215页浏览型号HD6417750SBP200的Datasheet PDF文件第217页浏览型号HD6417750SBP200的Datasheet PDF文件第218页浏览型号HD6417750SBP200的Datasheet PDF文件第219页浏览型号HD6417750SBP200的Datasheet PDF文件第220页  
31 30  
x
23 22  
0
11111111  
Nxxxxxxxxxxxxxxxxxxxxxx  
N = 1: sNaN  
N = 0: qNaN  
Figure 6.3 Single-Precision NaN Bit Pattern  
An sNaN is input in an operation, except copy, FABS, and FNEG, that generates a floating-point  
value.  
When the EN.V bit in the FPSCR register is 0, the operation result (output) is a qNaN.  
When the EN.V bit in the FPSCR register is 1, an invalid operation exception will be  
generated. In this case, the contents of the operation destination register are unchanged.  
If a qNaN is input in an operation that generates a floating-point value, and an sNaN has not been  
input in that operation, the output will always be a qNaN irrespective of the setting of the EN.V bit  
in the FPSCR register. An exception will not be generated in this case.  
The qNAN values generated by the SH7750 Series as operation results are as follows:  
Single-precision qNaN: H'7FBFFFFF  
Double-precision qNaN: H'7FF7FFFF FFFFFFFF  
See the individual instruction descriptions for details of floating-point operations when a non-  
number (NaN) is input.  
6.2.3  
Denormalized Numbers  
For a denormalized number floating-point value, the exponent field is expressed as 0, and the  
fraction field as a non-zero value.  
When the DN bit in the FPU’s status register FPSCR is 1, a denormalized number (source operand  
or operation result) is always flushed to 0 in a floating-point operation that generates a value (an  
operation other than copy, FNEG, or FABS).  
When the DN bit in FPSCR is 0, a denormalized number (source operand or operation result) is  
processed as it is. See the individual instruction descriptions for details of floating-point  
operations when a denormalized number is input.  
Rev. 6.0, 07/02, page 164 of 986  
 复制成功!