欢迎访问ic37.com |
会员登录 免费注册
发布采购

QT301 参数 Datasheet PDF下载

QT301图片预览
型号: QT301
PDF下载: 下载PDF文件 查看货源
内容描述: 电容ANALOG CONVERTER [CAPACITANCE TO ANALOG CONVERTER]
分类和应用:
文件页数/大小: 11 页 / 264 K
品牌: QUANTUM [ QUANTUM RESEARCH GROUP ]
 浏览型号QT301的Datasheet PDF文件第1页浏览型号QT301的Datasheet PDF文件第3页浏览型号QT301的Datasheet PDF文件第4页浏览型号QT301的Datasheet PDF文件第5页浏览型号QT301的Datasheet PDF文件第6页浏览型号QT301的Datasheet PDF文件第7页浏览型号QT301的Datasheet PDF文件第8页浏览型号QT301的Datasheet PDF文件第9页  
Table 1-1 Pin Description  
Name Function  
SYNC  
1 - Overview  
The QT301 is a digital burst mode charge-transfer (QT)  
capacitance-to-analog converter (CAC). It has a PWM output  
designed for applications such as fluid level sensing and  
distance gauging; the PWM signal is eight bits in resolution.  
The IC features two calibration inputs for end-to-end span  
calibration. The output depends on load (Cx) and sampling  
capacitor (Cs) values.  
Pin  
1
Sync Input  
2
CAL_DN  
SNS1  
VSS  
Lower Calibration input  
Sense 1 line (to electrode)  
Negative supply (ground)  
Sense 2 line  
3
4
5
SNS2  
PWM  
6
PWM output  
1.1 Basic Operation  
7
CAL_UP  
VDD  
Upper Calibration input  
Positive supply  
The QT301 has internal EEPROM to store the two calibration  
points. The sensor acquires the signal from the electrode and  
calculates the PWM result using the two calibration points.  
The sensor can be calibrated via the two calibration inputs  
(see Section 4). The signal can be acquired either  
continuously or it can be synchronized on an external signal.  
The response time of the PWM depends largely on the  
acquisition burst spacing.  
8
2 - Signal Acquisition  
The QT301 has a power-up delay of 300ms. During this  
interval it does not acquire signals or generate a PWM result;  
it also ignores calibration inputs. This delay helps to prevent  
false calibrations due to signal noise on Vdd during  
startup.  
Figure 2-1 shows the basic QT301 acquisition timing  
parameters. Tbd is the burst duration, Tbs is the  
burst spacing from the start of one burst to the start  
of the next burst; when there is no Sync signal Tbs =  
Tbd+2.5ms.  
Figure 1-1 Basic Circuit Diagram  
3 to 5.5V  
0.1uF  
8
VDD  
R1  
1
2.1 Burst Properties  
SYNC  
Electrode  
The QT301 employs bursts of charge-transfer cycles  
to acquire its signal. Burst mode dramatically reduces  
RF emissions and lowers susceptibility to EMI.  
Upper Cal  
Rs  
7
2
6
3
5
CAL_UP  
CAL_DN  
PWM  
SNS1  
SNS2  
Lower Cal  
Cs  
The acquisition burst operates in a band between  
230kHz and 310kHz. The burst is spread-spectrum  
modulated within this band to suppress interference  
from external noise sources.  
Cx  
PWM Out  
VSS  
R3  
R2  
The QT switches and charge measurement hardware  
functions are all internal to the QT301. A 16-bit  
single-slope switched capacitor, analog to digital  
converter (ADC), includes both the required QT  
charge and transfer switches in a configuration that  
4
provides direct ADC conversion. The ADC is designed to  
dynamically optimize the QT burst length according to the  
rate of charge buildup on Cs, which in turn depends on the  
values of Cs, Cx, and VDD. VDD is used as the charge  
reference voltage.  
1.2 Basic Circuit  
Figure 1-1 shows a basic circuit diagram for the QT301. The  
pin layout of the QT301 is as explained in Table 1-1. In this  
particular circuit, C1 should be 100nF and R1, R2 and R3  
should all be 10K.  
R1 is only required if the synchronization feature is not used  
and can be connected to either VDD or VSS.  
Cs should be between 1nF and 500nF depending on the  
sensitivity required. Use either NPO or PPS capacitors for  
best results.  
Figure 2-1 Acquisition Burst: No Sync Pulse  
Rs is calculated with the following formula:  
166%103  
Rs <  
Cx  
where Cx is expressed in pF.  
Tbd  
Tbs  
LQ  
2
QT301 R1.06 12/03  
 复制成功!