欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYS64T256020EU-3S-B 参数 Datasheet PDF下载

HYS64T256020EU-3S-B图片预览
型号: HYS64T256020EU-3S-B
PDF下载: 下载PDF文件 查看货源
内容描述: 240针无缓冲DDR2 SDRAM模组 [240-Pin unbuffered DDR2 SDRAM Modules]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 60 页 / 3289 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第26页浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第27页浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第28页浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第29页浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第31页浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第32页浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第33页浏览型号HYS64T256020EU-3S-B的Datasheet PDF文件第34页  
Internet Data Sheet  
HYS[64/72]T256020EU-[25F/2.5/3/3S/3.7]-B  
Unbuffered DDR2 SDRAM Module  
3.4  
IDD Specifications and Conditions  
List of tables defining IDD Specifications and Conditions.  
Table 20 “IDD Measurement Conditions” on Page 30  
Table 22 “IDD Specification for HYS[64/72]T256020EU–[25F/2.5]-B” on Page 32  
Table 23 “IDD Specification for HYS[64/72]T256020EU–[3/3S]-B” on Page 33  
Table 24 “IDD Specification for HYS[64/72]T256020EU–3.7-B” on Page 34  
TABLE 20  
DD Measurement Conditions  
I
Parameter  
Symbol Note  
1)2)3)4)5)  
Operating Current 0  
IDD0  
One bank Active - Precharge; tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN, CKE is HIGH, CS is HIGH between  
valid commands. Address and control inputs are SWITCHING, Databus inputs are SWITCHING.  
6)  
Operating Current 1  
IDD1  
One bank Active - Read - Precharge; IOUT = 0 mA, BL = 4, tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN  
,
t
RCD = tRCD.MIN, AL = 0, CL = CLMIN; CKE is HIGH, CS is HIGH between valid commands. Address and  
control inputs are SWITCHING, Databus inputs are SWITCHING.  
Precharge Standby Current  
IDD2N  
All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are SWITCHING,  
Databus inputs are SWITCHING.  
Precharge Power-Down Current  
Other control and address inputs are STABLE, Data bus inputs are FLOATING.  
IDD2P  
IDD2Q  
Precharge Quiet Standby Current  
All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are STABLE,  
Data bus inputs are FLOATING.  
Active Standby Current  
IDD3N  
Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN  
;
t
RAS = tRAS.MAX, tRP = tRP.MIN; CKE is HIGH, CS is HIGH between valid commands. Address inputs are  
SWITCHING; Data Bus inputs are SWITCHING; IOUT = 0 mA.  
Active Power-Down Current  
All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs  
are FLOATING. MRS A12 bit is set to LOW (Fast Power-down Exit);  
IDD3P(0)  
IDD3P(1)  
IDD4R  
Active Power-Down Current  
All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs  
are FLOATING. MRS A12 bit is set to HIGH (Slow Power-down Exit);  
6)  
Operating Current - Burst Read  
All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCKMIN; tRAS = tRASMAX  
;
t
RP = tRPMIN; CKE is HIGH, CS is HIGH between valid commands; Address inputs are SWITCHING; Data  
bus inputs are SWITCHING; IOUT = 0mA.  
Operating Current - Burst Write  
IDD4W  
All banks open; Continuous burst writes; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN  
;
t
RAS = tRAS.MAX., tRP = tRP.MAX; CKE is HIGH, CS is HIGH between valid commands. Address inputs are  
SWITCHING; Data Bus inputs are SWITCHING;  
Burst Refresh Current  
IDD5B  
t
CK = tCK.MIN., Refresh command every tRFC = tRFC.MIN interval, CKE is HIGH, CS is HIGH between valid  
commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING.  
Rev. 1.0, 2006-10  
30  
10262006-SX8C-DEY8  
 复制成功!